首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Baseband Processor for Impulse Ultra-Wideband Communications
【24h】

A Baseband Processor for Impulse Ultra-Wideband Communications

机译:脉冲超宽带通信的基带处理器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a baseband processor architecture for pulsed ultra-wideband signals. It consists of an analog-to-digital converter (ADC), a clock generation system, and a digital back-end. The clock generation system provides different phases of a 300-MHz clock using four differential inverter stages. The specification of the jitter standard deviation is 100 ps. The Flash interleaved ADC provides four bit samples at 1.2 Gsps. The back-end uses parallelization to process these samples and to reduce the signal acquisition time to 65 μs. The entire synchronization algorithm is implemented in the digital domain, without feeding any signals back to the clock control. The baseband processor and ADC were implemented on the same 0.18-μm CMOS die at 1.8 V as part of a complete baseband transceiver. A wireless data rate of 193 kb/s is demonstrated.
机译:本文提出了一种用于脉冲超宽带信号的基带处理器架构。它由一个模数转换器(ADC),一个时钟生成系统和一个数字后端组成。时钟生成系统使用四个差分反相器级提供300 MHz时钟的不同相位。抖动标准偏差的规格为100 ps。闪存交错ADC提供1.2 Gsps的四位采样。后端使用并行化处理这些样本,并将信号采集时间减少到65μs。整个同步算法在数字域中实现,而无需将任何信号反馈给时钟控制。作为完整基带收发器的一部分,基带处理器和ADC在1.8 V的相同0.18μmCMOS芯片上实现。演示了193 kb / s的无线数据速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号