...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >MATIA: a programmable 80 /spl mu/W/frame CMOS block matrix transform imager architecture
【24h】

MATIA: a programmable 80 /spl mu/W/frame CMOS block matrix transform imager architecture

机译:MATIA:可编程80 / spl mu / W /帧CMOS块矩阵变换成像仪架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we introduce our CMOS block MAtrix Transform Imager Architecture (MATIA). This imager is capable of performing programmable matrix operations on an image. The imager architecture is both modular and programmable. The pixel used in this architecture performs matrix multiplication while maintaining a high fill factor (46%), comparable to active pixel sensors. Floating gates are used to store the arbitrary matrix coefficients on-chip. The chip operates in the subthreshold domain and thus has low power consumption (80 /spl mu/W/frame). We present data for different convolutions and block transforms that were implemented using this architecture, and also present data from baseline JPEG and motion JPEG systems which we have implemented using MATIA.
机译:在本文中,我们介绍了CMOS模块矩阵变换成像仪体系结构(MATIA)。该成像器能够对图像执行可编程矩阵运算。成像器架构既是模块化的又是可编程的。与有源像素传感器相比,此体系结构中使用的像素执行矩阵乘法,同时保持较高的填充因子(46%)。浮栅用于在芯片上存储任意矩阵系数。该芯片在亚阈值域中运行,因此功耗较低(80 / spl mu / W /帧)。我们提供了使用此体系结构实现的不同卷积和块变换的数据,还提供了使用MATIA实现的基线JPEG和运动JPEG系统的数据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号