...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >An Agile VCO Frequency Calibration Technique for a 10-GHz CMOS PLL
【24h】

An Agile VCO Frequency Calibration Technique for a 10-GHz CMOS PLL

机译:用于10 GHz CMOS PLL的灵活VCO频率校准技术

获取原文
获取原文并翻译 | 示例

摘要

This paper reports an agile VCO frequency calibration technique and its application on a 10-GHz CMOS integer-N phase-locked loop. The proposed calibration method accomplishes efficient search for an optimum VCO discrete tuning curve among a group of frequency sub-bands. The agility is attributed to a proposed frequency comparison technique which is based on measuring the period difference between two signals. Other mixed-signal circuits are also developed to facilitate this approach. The PLL incorporating the proposed calibration technique is implemented in a 0.18-mum CMOS process. The measured PLL phase noise at 10 GHz is -102 dBc/Hz at 1-MHz offset frequency and the reference spurs are lower than -48 dBc. The PLL consumes 44 mW in the low-current mode. The calibration time is less than 4mus
机译:本文报告了一种灵活的VCO频率校准技术及其在10 GHz CMOS整数N锁相环中的应用。所提出的校准方法完成了对一组频率子带中最佳VCO离散调谐曲线的有效搜索。敏捷性归因于提出的频率比较技术,该技术基于测量两个信号之间的周期差异。还开发了其他混合信号电路来促进这种方法。结合了建议的校准技术的PLL采用0.18微米CMOS工艺实现。在1 MHz偏移频率下,在10 GHz下测得的PLL相位噪声为-102 dBc / Hz,参考杂散低于-48 dBc。在低电流模式下,PLL消耗44 mW。校准时间小于4mus

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号