首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Low-Power Unified Arithmetic Unit for Programmable Handheld 3-D Graphics Systems
【24h】

A Low-Power Unified Arithmetic Unit for Programmable Handheld 3-D Graphics Systems

机译:适用于可编程手持式3D图形系统的低功耗统一算术单元

获取原文
获取原文并翻译 | 示例
           

摘要

A low-power, area-efficient four-way 32-bit multifunction arithmetic unit has been developed for programmable shaders for handheld 3-D graphics systems. It adopts the logarithmic number system (LNS) at the arithmetic core for the single-cycle throughput and the small-size low-power unification of various complicated arithmetic operations such as power, logarithm, trigonometric functions, vector-SIMD multiplication, division, square root and vector dot product. 24-region and 16-region piecewise linear logarithmic and antilogarithmic converters are proposed with 0.8% and 0.02% maximum conversion error, respectively. All the supported operations are implemented with less than 6.3% operation error and unified into a single arithmetic platform with maximum four-cycle latency and single-cycle throughput. A 93 K gate test chip is fabricated using one-poly five-metal 0.18-$mu{hbox {m}}$ CMOS technology. It operates at 210 MHz with maximum power consumption of 15.3 mW at 1.8 V.
机译:已开发出一种低功耗,面积有效的四路32位多功能算术单元,用于手持式3D图形系统的可编程着色器。它在算术核心上采用对数系统(LNS),以实现单周期吞吐量以及各种复杂算术运算(例如幂,对数,三角函数,向量SIMD乘法,除法,平方)的小尺寸低功耗统一根和矢量点积。提出了24区和16区分段线性对数和反对数转换器,最大转换误差分别为0.8%和0.02%。所有支持的操作均实现了小于6.3%的操作错误,并统一到具有最大四周期延迟和单周期吞吐量的单个算术平台中。使用单层五金属0.18-μMCMOS技术制造93 K栅极测试芯片。它的工作频率为210 MHz,在1.8 V时的最大功耗为15.3 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号