...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 231-MHz, 2.18-mW 32-bit Logarithmic Arithmetic Unit for Fixed-Point 3-D Graphics System
【24h】

A 231-MHz, 2.18-mW 32-bit Logarithmic Arithmetic Unit for Fixed-Point 3-D Graphics System

机译:用于定点3D图形系统的231MHz,2.18mW 32位对数运算单元

获取原文
获取原文并翻译 | 示例
           

摘要

A 32-bit fixed-point logarithmic arithmetic unit is proposed for the possible application to mobile three-dimensional (3-D) graphics system. The proposed logarithmic arithmetic unit performs division, reciprocal, square-root, reciprocal-square-root and square operations in two clock cycles and powering operation in four clock cycles. It can program its number range for accurate computation flexibility of 3-D graphics pipeline and eight -region piecewise linear approximation model for logarithmic and antilogarithmic conversion to reduce the operation error under 0.2%. Its test chip is implemented by 1-poly 6-metal 0.18-mum CMOS technology with 9-k gates. It operates at the maximum frequency of 231 MHz and consumes 2.18 mW at 1.8-V supply
机译:提出了一种32位定点对数算术单元,以可能应用于移动三维(3-D)图形系统。所提出的对数算术单元在两个时钟周期内执行除法,倒数,平方根,平方根倒数和平方运算,并在四个时钟周期内执行上电运算。它可以对数字范围进行编程,以实现3-D图形管线的精确计算灵活性,以及​​用于对数和反对数转换的八区分段线性逼近模型,以将操作误差降低到0.2%以下。它的测试芯片是通过具有1-k栅极的1-poly 6-metal 0.18-mum CMOS技术实现的。它的最大工作频率为231 MHz,在1.8V电源下的功耗为2.18 mW

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号