...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 90 nm CMOS 16 Gb/s Transceiver for Optical Interconnects
【24h】

A 90 nm CMOS 16 Gb/s Transceiver for Optical Interconnects

机译:用于光学互连的90 nm CMOS 16 Gb / s收发器

获取原文
获取原文并翻译 | 示例

摘要

Interconnect architectures which leverage high-bandwidth optical channels offer a promising solution to address the increasing chip-to-chip I/O bandwidth demands. This paper describes a dense, high-speed, and low-power CMOS optical interconnect transceiver architecture. Vertical-cavity surface-emitting laser (VCSEL) data rate is extended for a given average current and corresponding reliability level with a four-tap current summing FIR transmitter. A low-voltage integrating and double-sampling optical receiver front-end provides adequate sensitivity in a power efficient manner by avoiding linear high-gain elements common in conventional transimpedance-amplifier (TIA) receivers. Clock recovery is performed with a dual-loop architecture which employs baud-rate phase detection and feedback interpolation to achieve reduced power consumption, while high-precision phase spacing is ensured at both the transmitter and receiver through adjustable delay clock buffers. A prototype chip fabricated in 1 V 90 nm CMOS achieves 16 Gb/s operation while consuming 129 mW and occupying 0.105 ${hbox{mm}}{^2}$.
机译:利用高带宽光通道的互连体系结构为解决日益增长的芯片间I / O带宽需求提供了一种有前途的解决方案。本文介绍了一种密集,高速,低功耗的CMOS光互连收发器架构。垂直腔面发射激光器(VCSEL)的数据速率通过四抽头电流求和FIR发射器扩展到给定的平均电流和相应的可靠性水平。低压集成和双采样光接收器前端通过避免常规跨阻放大器(TIA)接收器中常见的线性高增益元件,以省电的方式提供了足够的灵敏度。时钟恢复采用双环路架构执行,该架构采用波特率相位检测和反馈插值技术以降低功耗,同时通过可调延迟时钟缓冲器确保发送器和接收器的高精度相位间隔。以1 V 90 nm CMOS制造的原型芯片可实现16 Gb / s的运行速度,而功耗为129 mW,并占据0.105 $ {hbox {mm}} {^ 2} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号