...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Clock-Less 10-bit Pipeline-Like A/D Converter for Self-Triggered Sensors
【24h】

A Clock-Less 10-bit Pipeline-Like A/D Converter for Self-Triggered Sensors

机译:用于自触发传感器的无时钟10位流水线式A / D转换器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a novel 10-bit A/D converter based on a pipeline-like architecture specific for low-noise, self-triggered sensors, (e.g., X-rays and 7-rays spectrometry) is presented. The main innovative feature of the proposed A/D structure is the concept that, for a sampled input signal, a pipeline ADC may behave as a combinatorial logic and may operate without any timing signal (clock). The conversion is obtained asynchronously propagating the partial conversions and the residues through the various stages. This concept is validated by means of a prototype ADC fabricated in a standard 0.35 mum CMOS technology. The active area is 2.24 mm2, and it provides a conversion in 2.5 mus (i.e., it can operate with a 400 kS/s data rate) featuring an ENOB equal to 8.91.
机译:在本文中,提出了一种新颖的10位A / D转换器,该转换器基于专门针对低噪声,自触发传感器(例如X射线和7射线光谱法)的类管道架构。所提出的A / D结构的主要创新特征是以下概念:对于采样的输入信号,流水线ADC可以充当组合逻辑,并且可以在没有任何时序信号(时钟)的情况下运行。通过在各个阶段异步传播部分转化和残基来获得转化。通过采用标准0.35微米CMOS技术制造的原型ADC验证了此概念。有效面积为2.24 mm2,它提供2.5 mus的转换(即它可以400 kS / s的数据速率运行),其ENOB等于8.91。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号