首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A Floating-Gate-Based Field-Programmable Analog Array
【24h】

A Floating-Gate-Based Field-Programmable Analog Array

机译:基于浮栅的现场可编程模拟阵列

获取原文
获取原文并翻译 | 示例
           

摘要

A field-programmable analog array (FPAA) with 32 computational analog blocks (CABs) and occupying 3 $, times,$3 $~$mm$^2$ in 0.35-$mu$m CMOS is presented. Each CAB has a wide variety of subcircuits ranging in granularity from multipliers and programmable offset wide-linear-range Gm blocks to nMOS and pMOS transistors. The programmable interconnects and circuit elements in the CAB are implemented using floating-gate (FG) transistors, the total number of which exceeds fifty thousand. Using FG devices eliminates the need for SRAM to store configuration bits since the switch stores its own configuration. This system exhibits significant performance enhancements over its predecessor in terms of achievable dynamic range (${>}, $9 b of FG voltage) and speed (${approx}, $20 gates/s) of accurate FG current programming and isolation between on and off switches. An improved routing fabric has been designed that includes nearest neighbor connections to minimize the penalty on bandwidth due to routing parasitic. A maximum bandwidth of 57 MHz through the switch matrix and around 5 MHz for a first-order low-pass filter is achievable on this chip, the limitation being a “program” mode switch that will be rectified in the next chip. Programming performance improved drastically by implementing the entire algorithm on-chip with an SPI digital interface. Measured results of the individual subcircuits and two system examples including an AM receiver and a speech processor are presented.
机译:提出了一种具有32个计算模拟模块(CAB)并在0.35-μμmCMOS中占据3 $,3 $〜$ mm $ ^ 2 $的现场可编程模拟阵列(FPAA)。每个CAB都有各种各样的子电路,其粒度范围从乘法器和可编程偏置宽线性范围Gm块到nMOS和pMOS晶体管。 CAB中的可编程互连和电路元件是使用浮栅(FG)晶体管实现的,其总数超过五万个。由于交换机存储自己的配置,因此使用FG器件无需SRAM存储配置位。该系统在可实现的动态范围($ {>},$ 9 b的FG电压)和速度($ {approx},$ 20 gates / s)以及精确的FG电流编程和导通与截止之间的隔离方面,比其前代产品具有显着的性能增强。关闭开关。已经设计了一种改进的路由结构,该结构包括最近的邻居连接,以最大程度地减少由于路由寄生引起的带宽损失。该芯片可实现通过开关矩阵的最大带宽为57 MHz,一阶低通滤波器的最大带宽约为5 MHz,其局限性是将在下一个芯片中解决的“程序”模式开关。通过使用SPI数字接口在芯片上实现整个算法,可以大大提高编程性能。给出了各个子电路的测量结果以及两个系统示例,包括AM接收机和语音处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号