首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A Power-Efficient Receiver Architecture Employing Bias-Current-Shared RF and Baseband With Merged Supply Voltage Domains and 1/f Noise Reduction
【24h】

A Power-Efficient Receiver Architecture Employing Bias-Current-Shared RF and Baseband With Merged Supply Voltage Domains and 1/f Noise Reduction

机译:一种有效的接收器架构,采用偏置电流共享的RF和基带,具有合并的电源电压域和降低1 / f的噪声

获取原文
获取原文并翻译 | 示例
           

摘要

A power-efficient quadrature receiver employing a down-converter that uses a passive current-commutating mixer for frequency translation is presented. The architecture uses bias-current sharing between the RF and baseband stages while making the full supply voltage available to either stage. An input transconductor, realized using a differential common-source stage, converts the RF signal into a current, while baseband amplification is achieved using a transimpedance amplifier. Active noise shaping networks are implemented for reducing low-frequency noise at the output that can arise from the RF and baseband transconductors. Linearity is enhanced by synthesizing a nonlinear gain in the transimpedance amplifier to compensate for baseband compression. The design includes variable gain capability. An on-chip divider is employed to synthesize quadrature LO signals. Noise and linearity performance of the core down-converter is analyzed. The receiver is implemented in a 0.18 $mu{hbox{m}}$ CMOS technology. The prototype achieves a maximum conversion gain of 44.5 dB, NF of 4.3 dB, in-channel OIP3 of 20 dBV while consuming 2.2 mA in each of the quadrature paths from a 1.8 V supply. This performance is achieved without the use of integrated inductors, which allows for a small die area of 0.5 mm$ ^{2}$.
机译:提出了一种采用下变频器的高功率正交接收机,该下变频器使用无源电流转换混频器进行频率转换。该架构在RF和基带级之间使用偏置电流共享,同时使全部电源电压可用于任一级。使用差分共源级实现的输入跨导将RF信号转换为电流,同时使用跨阻放大器实现基带放大。实现了有源噪声整形网络,以减少输出中可能由RF和基带跨导产生的低频噪声。通过在跨阻放大器中合成非线性增益来补偿基带压缩,可以增强线性度。该设计包括可变增益功能。片上分频器用于合成正交本振信号。分析了核心下变频器的噪声和线性性能。接收器采用0.18μm{hbox {m}} $ CMOS技术实现。该原型实现了44.5 dB的最大转换增益,4.3 dB的NF,20 dBV的通道内OIP3,同时在每个1.8 V电源的正交路径中消耗2.2 mA。在不使用集成电感器的情况下就可以实现该性能,因为集成电感器允许的裸片面积为0.5 mm ^ 2。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号