首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 2.74-pJ/bit, 17.7-Gb/s Iterative Concatenated-BCH Decoder in 65-nm CMOS for NAND Flash Memory
【24h】

A 2.74-pJ/bit, 17.7-Gb/s Iterative Concatenated-BCH Decoder in 65-nm CMOS for NAND Flash Memory

机译:适用于NAND闪存的65nm CMOS中的2.74pJ / bit,17.7Gb / s迭代级联BCH解码器

获取原文
获取原文并翻译 | 示例
           

摘要

To improve the reliability of MLC NAND flash memory, this paper presents an energy-efficient high-throughput architecture for decoding concatenated-BCH (CBCH) codes. As the data read from the flash memory is hard-decided in practical applications, the proposed CBCH decoding method is a promising solution to achieve both high error-correction capability and energy efficiency. In the proposed CBCH decoding, the number of on-chip memory accesses consuming much energy is minimized by computing and updating syndromes two-dimensionally. To achieve an area-efficient hardware realization, row and column decoders are unified into one decoder and some syndromes are computed when they are needed. In addition, the decoding throughput is enhanced remarkably by skipping redundant decoding processes. Based on the proposed CBCH decoding architecture, a prototype chip is implemented in a 65-nm CMOS process to decode the (70528, 65536) CBCH code. The proposed decoder provides a decoding throughput of 17.7 Gb/s and an energy efficiency of 2.74 pJ/bit, being vastly superior to the state-of-the-art architectures.
机译:为了提高MLC NAND闪存的可靠性,本文提出了一种高能效的高吞吐量架构,用于解码级联BCH(CBCH)码。由于在实际应用中很难确定从闪存读取的数据,因此提出的CBCH解码方法是实现高纠错能力和能效的有前途的解决方案。在所提出的CBCH解码中,通过二维计算和更新校正子来最小化消耗大量能量的片上存储器访问的数量。为了实现面积有效的硬件实现,将行和列解码器统一为一个解码器,并在需要时计算一些校正子。另外,通过跳过冗余解码处理,解码吞吐量显着提高。基于提出的CBCH解码体系结构,在65 nm CMOS工艺中实现了原型芯片,以解码(70528,65536)CBCH代码。拟议的解码器可提供17.7 Gb / s的解码吞吐量和2.74 pJ / bit的能量效率,大大优于最新的体系结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号