...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 50–64 Gb/s Serializing Transmitter With a 4-Tap, LC-Ladder-Filter-Based FFE in 65 nm CMOS Technology
【24h】

A 50–64 Gb/s Serializing Transmitter With a 4-Tap, LC-Ladder-Filter-Based FFE in 65 nm CMOS Technology

机译:50-64 Gb / s串行发送器,带有基于65 nm CMOS技术的4抽头,基于LC梯形滤波器的FFE

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a complete 50–64 Gb/s serializing transmitter including a 4-tap equalizer. An LC-based FFE structure is proposed. The FFE improves the bandwidth of the delay line and the output combiner by applying the design methodology of LC-ladder filters. Proper arrangement of the output combiner reduces the required number of inductors and hence reduces the area. In addition, a novel 4:1 multiplexer (MUX) is used as the final stage of the serializer to reduce power. Designed and fabricated in 65 nm CMOS technology, the transmitter achieves a maximum data rate of 64.5 Gb/s with an energy efficiency of 3.1 pJ/bit.
机译:本文介绍了一个完整的50-64 Gb / s串行发送器,其中包括一个4抽头均衡器。提出了一种基于LC的FFE结构。 FFE通过应用LC梯形滤波器的设计方法来改善延迟线和输出组合器的带宽。输出组合器的正确布置减少了所需的电感器数量,因此减小了面积。此外,新型4:1多路复用器(MUX)被用作串行器的最后一级,以降低功耗。该发射器采用65 nm CMOS技术进行设计和制造,可达到64.5 Gb / s的最大数据速率,能效为3.1 pJ / bit。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号