...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Self-Adjustable Clock Generator With Wide Dynamic Range in 28 nm FDSOI
【24h】

A Self-Adjustable Clock Generator With Wide Dynamic Range in 28 nm FDSOI

机译:具有28 nm FDSOI宽动态范围的自可调时钟发生器

获取原文
获取原文并翻译 | 示例
           

摘要

This work demonstrates a self-adjustable clock generator that closely tracks the voltage dependence of the critical path delay in a microprocessor. A tunable replica circuit (TRC) composed of inverter cells from the standard-cell library performs real-time frequency modulation to reduce the response time to a single cycle, and a digital controller quantizes the clock frequency by selecting appropriate phases of a delay-locked loop (DLL) that generates 16 phases of 2 GHz output. A watchdog unit continuously monitors the clock output to guard against metastability arising from the asynchronous path between the controller and the DLL. The proposed design is implemented in a 28 nm UTBB FDSOI technology and occupies an area of 1120 μm2 with 2.7 mW power consumption. The generator has a wide tuning range of 550-2260 MHz at 1 V, functions at 35 MHz at 0.4 V, and can continuously synthesize the clock signal for arbitrary voltage waveforms between 0.4 V and 1 V.
机译:这项工作演示了一种可自我调节的时钟发生器,该时钟发生器可以密切跟踪微处理器中关键路径延迟的电压依赖性。由标准单元库中的逆变器单元组成的可调复制电路(TRC)进行实时频率调制,以将响应时间减少到一个周期,数字控制器通过选择延迟锁定的适当相位来量化时钟频率环路(DLL),可产生16个2 GHz输出相位。看门狗单元连续监视时钟输出,以防止由于控制器和DLL之间的异步路径而引起的亚稳定性。拟议的设计采用28 nm UTBB FDSOI技术实现,占地1120μm2,功耗2.7 mW。该发生器在1 V时具有550-2260 MHz的宽调谐范围,在0.4 V时以35 MHz的频率工作,并且可以连续合成时钟信号,以产生0.4 V至1 V之间的任意电压波形。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号