首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 7.1-fJ/Conversion-Step 88-dB SFDR SAR ADC With Energy-Free “Swap To Reset”
【24h】

A 7.1-fJ/Conversion-Step 88-dB SFDR SAR ADC With Energy-Free “Swap To Reset”

机译:7.1fJ /转换步长88dB SFDR SAR ADC,具有无能耗的“交换到复位”

获取原文
获取原文并翻译 | 示例
       

摘要

The digital-to-analog converter (DAC) in SAR anolog-to-digital converters (ADCs) is often dominant for both power consumption and linearity. Dedicated switching schemes can save power, but mostly focus on conversion energy, whereas the DAC reset can consume significant energy as well. This paper presents an energy-free DAC reset scheme, “swap to reset,” for charge-redistribution SAR ADCs. It is widely applicable to existing low-power switching schemes. Additionally, to limit complexity while maintaining most of the energy savings, it can be utilized for the MSBs of the DAC only while the LSBs use conventional reset. To demonstrate the scheme, it is applied to the 2 MSBs of a 12-b SAR ADC using a split-monotonic DAC in 65-nm CMOS, resulting in an energy saving of 33% for the DAC or 18% for the whole ADC. Besides the “swap to reset,” a rotation is also applied to the 2 MSBs, hence enhancing the linearity to 88-dB spurious free dynamic range. The SAR ADC operates at 0.8-V power supply and 40 kS/s, achieving an signal to noise and distortion ratio of 64.2 dB and a Figure of Merit of 7.1-fJ/conversion step.
机译:SAR模数转换器(ADC)中的数模转换器(DAC)通常在功耗和线性方面均占主导地位。专用的开关方案可以节省功率,但主要集中在转换能量上,而DAC复位也可以消耗大量能量。本文介绍了一种用于电荷分配SAR ADC的无能耗DAC重置方案,即“交换重置”。它广泛适用于现有的低功率开​​关方案。此外,为了在保持大多数节能的同时限制复杂性,仅当LSB使用常规复位时,才可以将其用于DAC的MSB。为了演示该方案,该方案通过在65 nm CMOS中使用分裂单调DAC应用于12-b SAR ADC的2个MSB,从而使DAC的能耗节省了33%,整个ADC节省了18%。除了“交换重置”之外,还对2个MSB施加了旋转,因此将线性度提高到88dB无杂散动态范围。 SAR ADC在0.8V电源和40kS / s的速率下工作,信噪比和失真比为64.2dB,品质因数为7.1fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号