首页> 外文会议>ESSCIRC Conference 2016: 42nd European Solid-State Circuits Conference >A 7.1fJ/conv.-step 88dB-SFDR 12b SAR ADC with energy-efficient swap-to-reset
【24h】

A 7.1fJ/conv.-step 88dB-SFDR 12b SAR ADC with energy-efficient swap-to-reset

机译:7.1fJ /转换步长88dB-SFDR 12b SAR ADC,具有节能的掉电复位功能

获取原文
获取原文并翻译 | 示例

摘要

In this work, a novel DAC reset scheme for SAR ADCs is proposed, which eliminates the reset energy consumption. This reset energy consumption can be significant and is seldom optimized in low power switching schemes. The scheme can be applied to all differentially reset and switched DACs. This `swap-to-reset' operation is applied to the 2 MSBs of a 12b SAR ADC fabricated in 65nm CMOS, resulting in an energy saving of 33% for the DAC or 18% for the whole ADC. Besides swapping, rotation is also applied to the 2 MSBs of the DAC to enhance the linearity to 88dB SFDR. The SAR ADC operates at 0.8V VDD and 40kS/s, achieving an SNDR of 64.2dB and a FoM of 7.1fJ/conversion-step.
机译:在这项工作中,提出了一种新颖的SAR ADC DAC复位方案,该方案消除了复位能耗。这种复位能耗非常大,很少在低功耗开关方案中得到优化。该方案可应用于所有差分复位和开关DAC。这种“交换至重置”操作适用于采用65nm CMOS工艺制造的12b SAR ADC的2个MSB,从而使DAC的能耗降低了33%,整个ADC的能耗降低了18%。除交换之外,还对DAC的2个MSB施加旋转,以将线性度提高到88dB SFDR。 SAR ADC在0.8V VDD和40kS / s的速率下工作,实现SNDR为64.2dB,FoM为7.1fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号