...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 10 ns hybrid number system data execution unit for digital signal processing systems
【24h】

A 10 ns hybrid number system data execution unit for digital signal processing systems

机译:用于数字信号处理系统的10 ns混合数系统数据执行单元

获取原文
获取原文并翻译 | 示例

摘要

A high-performance data execution unit suitable for computation-intensive digital signal processing systems is described. This unit uses the hybrid number system approach to speed up the basic arithmetic operations while remaining compatible with a standard IEEE 32-b floating-point format. However, all the arithmetic operations are performed in the 32 b logarithmic number system (LNS) domain. This chip is designed using a 3.4 V 0.8 mu m CMOS technology with double-layer metallization. Conversion algorithms, chip architecture, design methodology, and major circuit components are discussed. A macrocell design methodology is adopted in order to achieve high-performance custom design circuits with the convenience of an automatic layout system. Computer simulations indicate that all the 32 b floating-point arithmetic operations (multiplication, division, squaring, and square root) can be executed in 10 ns. Extension of this unit into a 64 b double-precision floating-point system and multiply-accumulation applications are also presented.
机译:描述了适用于计算密集型数字信号处理系统的高性能数据执行单元。该单元使用混合数系统方法来加快基本算术运算的速度,同时保持与标准IEEE 32-b浮点格式的兼容性。但是,所有算术运算都是在32 b对数系统(LNS)域中执行的。该芯片采用3.4 V 0.8μmCMOS技术进行双层金属化设计。讨论了转换算法,芯片架构,设计方法和主要电路组件。采用宏单元设计方法是为了在自动布局系统的便利下实现高性能的定制设计电路。计算机仿真表明,所有32 b浮点算术运算(乘法,除法,平方和平方根)都可以在10 ns内执行。还介绍了将该单元扩展为64 b双精度浮点系统和乘法累加的应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号