...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A dynamic CMOS multiplier for analog VLSI based on exponential pulse-decay modulation
【24h】

A dynamic CMOS multiplier for analog VLSI based on exponential pulse-decay modulation

机译:基于指数脉冲衰减调制的模拟VLSI动态CMOS乘法器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A clocked, charge-based, CMOS modulator circuit is presented. The circuit, which performs a semilinear multiplication function, has applications in arrayed analog VLSI architectures such as parallel filters and neural network systems. The design presented is simple in structure, uses no operational amplifiers for the actual multiplication function, and uses no power in the static mode. Two-quadrant weighting of an input signal is accomplished by control of the magnitude and decay time of an exponential current pulse, resulting in the delivery of charge packets to a shared capacitive summing bus. The cell is modular in structure and can be fabricated in a standard CMOS process. An analytical derivation of the operation of the circuit, SPICE simulations, and MOSIS fabrication results are presented. The simulation studies indicate that the circuit is inherently tolerant to temperature effects, absolute device sizing errors, and clock-feedthrough transients.
机译:提出了一种基于时钟的,基于电荷的CMOS调制器电路。该电路执行半线性乘法功能,可用于阵列模拟VLSI体系结构,例如并行滤波器和神经网络系统。提出的设计结构简单,在实际乘法功能中不使用运算放大器,在静态模式下不使用电源。输入信号的二象限加权是通过控制指数电流脉冲的幅度和衰减时间来完成的,从而将电荷包传送到共享的电容求和总线。该单元在结构上是模块化的,可以用标准的CMOS工艺制造。给出了电路工作原理,SPICE仿真和MOSIS制造结果的解析推导。仿真研究表明,该电路固有地可以承受温度影响,绝对的器件尺寸误差和时钟馈通瞬变。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号