...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A reconfigurable multiprocessor IC for rapid prototyping of algorithmic-specific high-speed DSP data paths
【24h】

A reconfigurable multiprocessor IC for rapid prototyping of algorithmic-specific high-speed DSP data paths

机译:可重配置的多处理器IC,用于快速建立算法专用的高速DSP数据路径的原型

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A field-programmable multiprocessor integrated circuit, PADDI (programmable arithmetic devices for high-speed digital signal processing), has been designed for the rapid prototyping of high-speed data paths typical to real-time digital signal processing applications. The processor architecture addresses the key requirements of these data paths: (a) fast, concurrently operating, multiple arithmetic units, (b) conflict-free data routing, (c) moderate hardware multiplexing (of the arithmetic units), (d) minimal branch penalty between loop iterations, (e) wide instruction bandwidth, and (f) wide I/O bandwidth. The initial version contains eight processors connected via a dynamically controlled crossbar switch, and has a die size of 8.9*9.5 mm in a 1.2- mu m CMOS technology. With a maximum clock rate of 25 MHz, it can support a computation rate of 200 MIPS and can sustain a data I/O bandwidth of 400 Mbytes/s with a typical power consumption of 0.45 W. An assembler and simulator have been developed to facilitate programming and testing of the chip.
机译:现场可编程的多处理器集成电路PADDI(用于高速数字信号处理的可编程算术设备)已被设计用于快速成型实时数字信号处理应用中典型的高速数据路径。处理器体系结构满足了这些数据路径的关键要求:(a)快速,同时运行的多个算术单元,(b)无冲突的数据路由,(c)(算术单元的)中等硬件多路复用,(d)最小化循环迭代之间的分支代价,(e)宽指令带宽,和(f)宽I / O带宽。初始版本包含八个处理器,这些处理器通过动态控制的交叉开关连接,并且采用1.2微米CMOS技术的芯片尺寸为8.9 * 9.5毫米。它具有25 MHz的最大时钟速率,可以支持200 MIPS的计算速率,并可以维持400 Mbytes / s的数据I / O带宽,典型功耗为0.45W。芯片的编程和测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号