...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >An 80-MFLOPS (peak) 64-b microprocessor for parallel computer
【24h】

An 80-MFLOPS (peak) 64-b microprocessor for parallel computer

机译:用于并行计算机的80-MFLOPS(峰值)64-b微处理器

获取原文
获取原文并翻译 | 示例

摘要

An 80-MFLOPS (peak) 64-b microprocessor that employs superscalar architecture to execute two instructions simultaneously in one 25-ns cycle, including the combination of 64-b floating-point add and multiply instructions, is described. The processor implemented in a 0.8- mu m CMOS technology contains 1300 K transistors. The processor also employs a RISC architecture and Harvard-style bus organization. The authors provide an overview of the processor, especially focusing on processor architecture, floating-point hardware, and performance.
机译:描述了一种80-MFLOPS(峰值)64-b微处理器,该微处理器采用超标量架构在25个周期内同时执行两条指令,包括64-b浮点加法和乘法指令的组合。以0.8微米CMOS技术实现的处理器包含1300 K晶体管。该处理器还采用RISC架构和哈佛式总线组织。作者提供了处理器的概述,尤其是处理器架构,浮点硬件和性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号