首页> 外文期刊>IEEE Journal of Solid-State Circuits >Standby/active mode logic for sub-1-V operating ULSI memory
【24h】

Standby/active mode logic for sub-1-V operating ULSI memory

机译:低于1V的ULSI存储器的待机/活动模式逻辑

获取原文
获取原文并翻译 | 示例
           

摘要

New gate logics, standby/active mode logic I and II, for future 1 Gb/4 Gb DRAMs and battery operated memories are proposed. The circuits realize sub-l-V supply voltage operation with a small 1-/spl mu/A standby subthreshold leakage current, by allowing 1 mA leakage in the active cycle. Logic I is composed of logic gates using dual threshold voltage (Vt) transistors, and it can achieve low standby leakage by adopting high Vt transistors only to transistors which cause a standby leakage current. Logic II uses dual supply voltage lines, and reduces the standby leakage by controlling the supply voltage of transistors dissipating a standby leakage current. The gate delay of logic I is reduced by 30-37% at the supply voltage of 1.5-1.0 V, and the gate delay of logic II is reduced by 40-85% at the supply voltage of 1.5-0.8 V, as compared to that of the conventional CMOS logic.
机译:提出了用于未来的1 Gb / 4 Gb DRAM和电池供电存储器的新门逻辑,待机/活动模式逻辑I和II。该电路通过在活动周期内允许1 mA泄漏,以较小的1- / spl mu / A待机亚阈值泄漏电流实现了低于LV的电源电压工作。逻辑I由使用双阈值电压(Vt)晶体管的逻辑门组成,通过仅对引起待机泄漏电流的晶体管采用高Vt晶体管,可以实现低待机泄漏。逻辑II使用双电源电压线,并通过控制耗散待机泄漏电流的晶体管的电源电压来减少待机泄漏。与1.5-1.0 V的电源电压相比,逻辑I的栅极延迟降低了30-37%,而与1.5-0.8 V的电源电压相比,逻辑II的栅极延迟降低了40-85%常规CMOS逻辑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号