首页> 外文期刊>IEEE sensors journal >Design of Chopper-Stabilized Amplifiers With Reduced Offset for Sensor Applications
【24h】

Design of Chopper-Stabilized Amplifiers With Reduced Offset for Sensor Applications

机译:用于传感器应用的具有降低失调的斩波稳定放大器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

Offset error mechanisms in a single-ended chopper-stabilized amplifier are investigated. The error models and their prediction equations are given. This work also presents a new analytical approach for estimating the switch error in a four-transistor chopping network. A new resistance balancing circuit technique is also introduced, which permits further reduction of DC offsets in conventional chopping operational amplifier (op-amp) or chopping differential difference amplifier (DDA). The HSPICE simulation results have validated the proposed technique and identified dominant error sources using Level-49 BSIM3 model in a standard 0.6-mum CMOS technology. Applying the technique to the fabricated DDA chips at a noninverting gain of ten and a single 3-V supply, the measured results have shown that 40% of the ten samples display no more than 3- and 5-muV offsets at the chopping frequency of 10 and 64 kHz, respectively. The proposed technique offers a potential advantage for improving the yield of low-offset amplifiers in sensory systems.
机译:研究了单端斩波稳定放大器中的失调误差机制。给出了误差模型及其预测方程。这项工作还提出了一种新的分析方法,用于估算四晶体管斩波网络中的开关误差。还引入了一种新的电阻平衡电路技术,该技术可以进一步减少传统斩波运算放大器(op-amp)或斩波差分差动放大器(DDA)中的DC偏移。 HSPICE仿真结果验证了所提出的技术,并在标准的0.6微米CMOS技术中使用Level-49 BSIM3模型确定了主要的误差源。将这项技术以10的同相增益和3V单电源供电应用于制造的DDA芯片,测量结果表明,十个样品中有40%在的斩波频率下显示的偏移不超过3和5μV。 10和64 kHz。所提出的技术为提高传感系统中低偏移放大器的产量提供了潜在的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号