首页> 外文期刊>Radioelectronics and Communications Systems >Development of 3T eDRAM Gain Cells for Enhancing Read Margin and Data Retention
【24h】

Development of 3T eDRAM Gain Cells for Enhancing Read Margin and Data Retention

机译:用于增强读取余量和数据保留的3T eDRAM增益单元的开发

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents three transistors (3T) based Dynamic Random Access Memory (DRAM) cell in which noise, static power, and data retention voltage (DRV) have been reduced. The spesified parameters in the proposed eDRAM gain cell were improved by connecting the source of storage device to the read word line signal instead of supply voltage. As we all know, power consumption plays a vital role in VLSI design and thus, it is enumerated among the top challenges for the semiconductor chip industries. With the intention to maintain the performance of write operation, we diminish DRV and increase the read margin of eDRAM cell with our designed circuit which is introduced as "A Boosted 3T eDRAM gain cell". It is a kind of eDRAM cell that utilizes a read word line (RWL) via three PMOS transistors instead of NMOS transistors. PMOS devices are preferred as they have radically less gate leakage current, which confer better results for data retention and thus, boost up the read margin of the cell. Simulation results have been obtained by using Cadence Virtuoso Tool at 45 nm technology for the proposed model. Based on simulation results we can conclude that the parameters of the proposed eDRAM gain cell essentially improved as compared with convertional eDRAM gain cell and the achieved parameters are as follows: static power is 0.767 pW, DRV is 142.009 mV and noise is 8.421 nV/Hz~(1/2).
机译:本文介绍了三个基于晶体管(3T)的动态随机存取存储器(DRAM)单元,其中降低了噪声,静态功耗和数据保持电压(DRV)。通过将存储设备的源极连接到读取的字线信号而不是电源电压,改进了所提出的eDRAM增益单元中的具体参数。众所周知,功耗在VLSI设计中起着至关重要的作用,因此,它已被列举为半导体芯片行业的主要挑战之一。为了保持写入操作的性能,我们通过设计电路(称为“增强型3T eDRAM增益单元”)来减小DRV并增加eDRAM单元的读取余量。它是一种eDRAM单元,它通过三个PMOS晶体管而不是NMOS晶体管利用读字线(RWL)。优选PMOS器件,因为它们的栅极泄漏电流极少,这为数据保留提供了更好的结果,从而提高了单元的读取裕度。对于该模型,使用Cadence Virtuoso工具在45 nm技术下获得了仿真结果。根据仿真结果,我们可以得出结论:与转换型eDRAM增益单元相比,所建议的eDRAM增益单元的参数得到了实质性的改善,实现的参数如下:静态功率为0.767 pW,DRV为142.009 mV,噪声为8.421 nV / Hz 〜(1/2)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号