...
首页> 外文期刊>Photonic network communications >System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)
【24h】

System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)

机译:多级芯片上光网络(MONoC)的系统级建模和性能评估

获取原文
获取原文并翻译 | 示例

摘要

With the number of CPU cores on a processor chip increasing rapidly, conventional electronic interconnects for core-to-core communication have run into a bottleneck. Recently, rapid development has been achieved for photonic technologies, which makes optical network on chip become an emerging solution to breakthrough electronic interconnect limitations. Multistage optical network on chips (MONoCs), by adopting multiple stages in the architecture, have great potentials to achieve the advantages of energy efficiency, high performance and scalability. To benefit from these advantages, we design a novel system-level model for MONoCs, which allows us to evaluate the performance by modeling and analyzing the latency, loss and crosstalk. The model is validated by simulation, which demonstrates that we can identify and predict some potential problems, such as latency jitter and asymmetry insertion loss distribution. Results show that our proposed model can provide insightful guidance for designing multistage optical network on chip.
机译:随着处理器芯片上CPU核的数量迅速增加,用于核对核通信的常规电子互连已成为瓶颈。近来,光子技术取得了飞速发展,这使得片上光网络成为突破电子互连限制的新兴解决方案。通过在体系结构中采用多级,多级片上光网络(MONoC)具有实现能源效率,高性能和可扩展性优势的巨大潜力。为了从这些优势中受益,我们为MONoC设计了一种新颖的系统级模型,该模型使我们能够通过对延迟,损耗和串扰进行建模和分析来评估性能。该模型已通过仿真验证,这表明我们可以识别和预测一些潜在问题,例如延迟抖动和不对称插入损耗分布。结果表明,我们提出的模型可以为设计多级片上光网络提供有指导意义的指导。

著录项

  • 来源
    《Photonic network communications 》 |2017年第1期| 25-33| 共9页
  • 作者单位

    Xidian Univ, State Key Lab ISN, Xian, Shaanxi, Peoples R China|China Informat Technol Designing Consulting Inst, Zhengzhou, Henan, Peoples R China;

    Xidian Univ, State Key Lab ISN, Dept Telecommun, Xidian, Peoples R China;

    Univ Otago, Dept Comp Sci, Dunedin, New Zealand;

    Univ Otago, Dept Comp Sci, Dunedin, New Zealand;

    Xidian Univ, State Key Lab ISN, Xian, Shaanxi, Peoples R China;

    Xidian Univ, Inst Microelect, Xian, Shaanxi, Peoples R China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Optical network on chip; Multistage network; Performance evaluation;

    机译:片上光网络;多级网络;性能评估;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号