首页> 外文期刊>Optical engineering >Nesting ring architecture of multichip optical network on chip for many-core processor systems
【24h】

Nesting ring architecture of multichip optical network on chip for many-core processor systems

机译:用于多核处理器系统的片上多芯片光网络嵌套环体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

Optical network on chip (ONoC) is an attractive solution for multicore/many-core processor systems due to its high power efficiency and enormous bandwidth. However, as increasing numbers of cores need to be interconnected, the scalability of a many-core processor on a single chip is limited by its process yield and power density. A multichip architecture is, therefore, proposed to improve the scalability of ONoC. In multichip archi-tectures, the throughput and traffic delay rely on both the intrachip and interchip networks. To exploit the advan-tages of multichip systems, first we propose a multichip ONoC architecture for a many-core processor system that employs a nesting ring topology. The design principles of multichip systems of different sizes are then inves-tigated to achieve higher throughput and lower delay. These principles include the number of chips and the number of cores per chip, which are considered jointly for the first time. Finally, we evaluate the performance of the proposed architecture, implemented in 240-core and 400-core systems, respectively, and compare it to two other traditional ONoC architectures with respect to throughput and end-to-end (ETE) delay. The results show that the proposed multichip system exhibits good scalability, achieves high throughput, and provides low ETE delay.
机译:片上光网络(ONoC)具有高功率效率和巨大带宽,因此是多核/多核处理器系统的有吸引力的解决方案。但是,随着越来越多的内核需要互连,单个芯片上多核处理器的可扩展性受到其工艺产量和功率密度的限制。因此,提出了一种多芯片架构以改善ONoC的可扩展性。在多芯片架构中,吞吐量和流量延迟都依赖于芯片内和芯片间网络。为了利用多芯片系统的优势,首先,我们为采用嵌套环拓扑的多核处理器系统提出了一种多芯片ONoC架构。然后研究不同大小的多芯片系统的设计原理,以实现更高的吞吐量和更低的延迟。这些原则包括芯片数量和每个芯片的内核数量,这是第一次被共同考虑。最后,我们评估了分别在240核和400核系统中实现的拟议架构的性能,并将其与其他两个传统ONoC架构进行了吞吐量和端到端(ETE)延迟的比较。结果表明,所提出的多芯片系统具有良好的可扩展性,实现了高吞吐量,并且提供了低ETE延迟。

著录项

  • 来源
    《Optical engineering》 |2017年第3期|035106.1-035106.9|共9页
  • 作者单位

    Beijing University of Posts and Telecommunications, State Key Laboratory of Information Photonics and Optical Communications, Beijing, China;

    Beijing University of Posts and Telecommunications, State Key Laboratory of Information Photonics and Optical Communications, Beijing, China;

    Beijing University of Posts and Telecommunications, State Key Laboratory of Information Photonics and Optical Communications, Beijing, China;

    Beijing University of Posts and Telecommunications, State Key Laboratory of Information Photonics and Optical Communications, Beijing, China;

    Beijing University of Posts and Telecommunications, State Key Laboratory of Information Photonics and Optical Communications, Beijing, China;

    Beijing University of Posts and Telecommunications, State Key Laboratory of Information Photonics and Optical Communications, Beijing, China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    optical network on chip; multichip system; many-core processor;

    机译:片上光网络;多芯片系统;多核处理器;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号