首页> 外文期刊>Nuclear Instruments & Methods in Physics Research. Section A, Accelerators, Spectrometers, Detectors and Associated Equipment >A multi-layer SEU mitigation strategy to improve FPGA design robustness for the ATLAS muon spectrometer upgrade
【24h】

A multi-layer SEU mitigation strategy to improve FPGA design robustness for the ATLAS muon spectrometer upgrade

机译:一种多层SEU缓解策略,可提高ATLAS MUON光谱仪升级的FPGA设计稳健性

获取原文
获取原文并翻译 | 示例
           

摘要

We present a multi-layer single-event upset mitigation strategy implemented in a low-cost Xilinx Artix-7 FPGA. The implementation is targeted for a trigger data router for the ATLAS muon spectrometer upgrade. The mitigation strategy employs three layers of protection to improve overall FPGA design robustness: use of triple-modular redundancy for FPGA fabric logic and embedded soft-error mitigation in the first layer; further enhancement with multi-boot FPGA reconfiguration across multiple copies of configuration memory in the second layer; and FPGA power cycling and configuration memory re-initialization in the third layer. The effectiveness of this scheme has been evaluated at two different neutron facilities, LANSCE and NCSR "Demokritos", with 800 MeV and 25 MeV beam energies, respectively. Testing was performed with a similar configuration to that planned for final operation. We discuss the testing strategy and summarize the test results to estimate the expected data loss over 10 years of operation in the ATLAS experiment.
机译:我们提出了一种在低成本Xilinx Artix-7 FPGA中实施的多层单事件镦锻缓解策略。该实现是针对ATLAS MUON光谱仪升级的触发数据路由器的目标。缓解策略采用三层保护,以提高整体FPGA设计稳健性:使用三重模块化冗余的FPGA结构逻辑和第一层嵌入式软误差缓解;进一步增强了在第二层中的多个配置存储器副本中的多引导FPGA重新配置;和FPGA电源循环和配置内存在第三层中重新初始化。该方案的有效性已在两个不同的中子设施,LANSCE和NCSR“Demokritos”中评估,分别具有800 MeV和25 MeV光束能量。使用类似的配置进行测试,以计划进行最终操作。我们讨论了测试策略,总结了测试结果,以估计在地图集实验中超过10年的运行中的预期数据损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号