首页> 外国专利> Robust and economic solution for FPGA bitfile upgrade

Robust and economic solution for FPGA bitfile upgrade

机译:FPGA位文件升级的可靠,经济的解决方案

摘要

A system for FPGA (Field Programmable Gate Array) upgrade includes: an FPGA, a FLASH memory and a CPLD. The FLASH memory includes a first section configured to store a workable version of bit files for the FPGA and a second section configured to store a backup version of bit files for the FPGA. The CPLD is coupled to the FPGA and the FLASH memory. The CPLD is configured to download the bit files from the FLASH memory to the FPGA to provide the FPGA with functionality. As a result, the CPLD communicates with CPU to upgrade the bit files in the FLASH memory, and indicates to the CPU which version of bit files has been downloaded to the FPGA.
机译:用于FPGA(现场可编程门阵列)升级的系统包括:FPGA,闪存和CPLD。闪存包括第一部分和第二部分,第一部分被配置为存储用于FPGA的比特文件的可行版本,第二部分被配置为存储针对FPGA的比特文件的备份版本。 CPLD耦合到FPGA和FLASH存储器。 CPLD被配置为将位文件从闪存中下载到FPGA,以为FPGA提供功能。结果,CPLD与CPU通信以升级闪存中的位文件,并向CPU指示已将哪个版本的位文件下载到FPGA。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号