首页> 外文期刊>Military operations research >Response compression in space with cascade of two-input linear and nonlinear logic
【24h】

Response compression in space with cascade of two-input linear and nonlinear logic

机译:具有两输入线性和非线性逻辑级联的空间响应压缩

获取原文
获取原文并翻译 | 示例
           

摘要

The design of aliasing-free space support hardware for built-in self-testing in very large scale integration circuits and systems is of immense significance, specifically due to the design paradigm shift in recent years from system-on-board to system-on-chip. This paper discusses approach to realizing aliasing-free space compaction hardware targeting particularly embedded cores-based system-on-chips for single stuck-line faults, extending well-known concept from conventional switching theory, viz. that of compatibility relation as used in the minimization of incompletely specified sequential machines. For a pair of response outputs of the circuit under test, the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other response output pair being simultaneously fault detection compatible) with respect to two-input AND/NAND, OR/NOR and XOR/XNOR logic, respectively. The process is illustrated with design details of space compactors for the International Symposium on Circuits and Systems or ISCAS 85 combinational (and ISCAS 89 full-scan sequential) benchmark circuits using simulation programs ATALANTA and FSIM, attesting to the relevance of the technique from the viewpoint of simplicity, resultant low area overhead and full fault coverage for single stuck-line faults, thereby making it an appropriate choice in commercial design environments.
机译:在大型集成电路和系统中用于内置自测试的无混叠空间支持硬件的设计意义重大,特别是由于近年来设计范式已从板载系统转移到了板载系统芯片。本文讨论了实现针对特定单线故障的无混叠空间压缩硬件(特别是基于嵌入式内核的片上系统)的方法,该方法扩展了传统开关理论中的知名概念。最小化不完全指定的顺序机器时使用的兼容性关系。对于被测电路的一对响应输出,该方法引入了关于双输入AND / NAND的故障检测兼容性和条件故障检测兼容性(以其他一些响应输出对同时进行故障检测兼容为条件)的概念, OR / NOR和XOR / XNOR逻辑。使用模拟程序ATALANTA和FSIM为国际电路与系统专题研讨会或ISCAS 85组合(和ISCAS 89全扫描顺序)基准电路的空间压实机设计细节说明了该过程,从角度证明了该技术的相关性为简单起见,由此产生的较低的区域开销和对单个线路故障的完整故障覆盖,因此使其成为商业设计环境中的适当选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号