首页> 外文期刊>Microprocessors and microsystems >Architectural design and FPGA implementation of radix-4 CORDIC processor
【24h】

Architectural design and FPGA implementation of radix-4 CORDIC processor

机译:radix-4 CORDIC处理器的架构设计和FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

A new scaled radix-4 CORDIC architecture that incorporates pipelining and parallelism is presented. The latency of the architecture is n/2 clock cycles and throughput rate is one valid result per n/2 clocks for n bit precision. A 16 bit radix-4 CORDIC architecture is implemented on the available FPGA platform. The corresponding latency of the architecture is eight clock cycles and throughput rate is one valid result per eight clock cycles. The entire scaled architecture operates at 56.96 MHz of clock rate with a power consumption of 380 mW. The speed can be enhanced with the upgraded version of FPGA device. A speed-area optimized processor is obtained through this architecture and is suitable for real time applications.
机译:提出了一种新的按比例缩放的radix-4 CORDIC架构,该架构结合了流水线和并行性。该架构的等待时间为n / 2个时钟周期,吞吐速率是每n / 2个时钟有效的结果,用于n位精度。在可用的FPGA平台上实现了16位基数4 CORDIC架构。架构的相应等待时间为八个时钟周期,吞吐速率为每八个时钟周期一个有效结果。整个扩展架构的时钟速率为56.96 MHz,功耗为380 mW。升级版本的FPGA器件可以提高速度。通过这种架构可以获得速度区域优化的处理器,并且适用于实时应用。

著录项

  • 来源
    《Microprocessors and microsystems》 |2010年第4期|p.96-101|共6页
  • 作者单位

    Department of Electronics and Electrical Communication Engineering, Indian Institute of Technology Kharagpur, Kharagpur 721 302, WB, India;

    Department of Electronics and Electrical Communication Engineering, Indian Institute of Technology Kharagpur, Kharagpur 721 302, WB, India;

    Department of Electronics and Electrical Communication Engineering, Indian Institute of Technology Kharagpur, Kharagpur 721 302, WB, India;

    Department of Electronics and Electrical Communication Engineering, Indian Institute of Technology Kharagpur, Kharagpur 721 302, WB, India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    architectural design; CORDIC; FPGA implementation; latency; radix-4; speed; throughput;

    机译:建筑设计;CORDIC;FPGA实现;潜伏;radix-4;速度;通量;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号