...
首页> 外文期刊>Microelectronics & Reliability >Refined metastability characterization using a time-to-digital converter
【24h】

Refined metastability characterization using a time-to-digital converter

机译:使用时间数字转换器进行精细的亚稳定性表征

获取原文
获取原文并翻译 | 示例

摘要

In view of the numerous clock domain crossings found in modern systems-on-chip and multicore architectures precise metastability characterization is a fundamental task. We propose a conceptually novel approach for the experimental assessment of upset rate over resolution time that is usually employed to extract the relevant characteristics. Our method is based on connecting a time-to-digital converter to the output of the flip flop under test, rather than using a phase shifted clock, as conventionally done. We present the details of an FPGA implementation of our approach and show its feasibility through an experimental evaluation, whose results favorably match those obtained by the conventional method. The benefits of the novel scheme are the ability to perform a calibration for the delay steps, a speed-up of the measurement process, and the availability of a more comprehensive and ordered measurement data set. Especially the latter can be of crucial importance when (even multiple) glitches or oscillation are suspected to result from metastability, or when the temporal distribution of upsets matters (bursts of upsets, e.g.).
机译:鉴于现代片上系统和多核体系结构中存在众多时钟域交叉点,精确的亚稳性表征是一项基本任务。我们提出了一种概念新颖的方法,用于在解决时间内对不满意率进行实验评估,该方法通常用于提取相关特征。我们的方法基于将时间数字转换器连接到被测触发器的输出,而不是像通常那样使用相移时钟。我们提供了该方法的FPGA实现的详细信息,并通过实验评估显示了其可行性,其结果与通过传统方法获得的结果十分吻合。新颖方案的好处是能够对延迟步骤执行校准,加快测量过程并提供更全面和有序的测量数据集。特别是当怀疑(甚至是多个)毛刺或振荡是由亚稳性引起的,或者当心烦的时间分布很重要(例如心烦的爆发)时,后者可能至关重要。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号