首页> 外文期刊>Microelectronics Journal >A transient enhanced cap-less low-dropout regulator for wide range of load currents and capacitances
【24h】

A transient enhanced cap-less low-dropout regulator for wide range of load currents and capacitances

机译:一个瞬态增强的帽子低压丢失调节器,用于各种负载电流和电容

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a transient enhanced flipped voltage follower (FVF) based cap-less low-dropout (LDO) regulator for wide range of load currents and capacitances is presented. The proposed LDO uses a slow-fast loop architecture with three feed-forward paths to enhance the transient behaviour and to stabilize the feedback loop. These feed-forward paths help to eliminate the minimum load current and load capacitance constraints with improved transient responses. A simple damping-ratio enhancer (DRE) is used to stabilize the loop further. This LDO provides the regulated power supply voltage of 1 V with good load and line regulations. It achieves the settling time of 200 ns with the minimum edge time of 100 ps for the load currents from 0 to 50 mA and the load capacitance ranges from 0 to 2 nF. The proposed LDO is implemented in 130 nm CMOS technology and consumes only a quiescent current of 95 mu A.
机译:本文提出了一种基于瞬态增强的翻转电压跟随器(FVF)的缩小型低压输出(FVF),用于宽范围的负载电流和电容。 该提议的LDO使用缓慢的循环架构,具有三个前馈路径,以增强瞬态行为并稳定反馈循环。 这些前馈路径有助于消除具有改进的瞬态响应的最小负载电流和负载电容约束。 简单的阻尼比增强剂(DRE)用于进一步稳定环。 该LDO提供了1 V的稳压电源电压,负载和线路规定。 它实现了200 ns的沉降时间,对于从0到50 mA的负载电流,负载电容范围为0到2 nf的最小边缘时间为100 ps。 所提出的LDO在130纳米CMOS技术中实施,仅消耗95亩A的静态电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号