...
首页> 外文期刊>Microelectronics journal >Predictive SAR ADC with two-step loading technology for energy reduction
【24h】

Predictive SAR ADC with two-step loading technology for energy reduction

机译:具有两步加载技术的可预测SAR ADC,可降低能耗

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a novel two-step loading technology to cut down the analog-to-digital converter (ADC) loading phase energy consumption when prediction algorithms is employed in quantization. By loading initial guess code's logical 1 and logical 0 in the sequence of time, proposed technology can qualitatively reduce the charge variation between capacitors' top- and bottom-plate. Consequently, the energy produced by loading phase is partly saved. Also, to verify the proposed method, a 12-bit Vcm-based predictive successive approximation register (SAR) ADC predicting higher 7 bits is designed in 0.13 mu m CMOS process with a 0.6 V supply. Given a full-scale ECG signal, the ADC achieves 24.76% loading phase energy reduction in average. Given a 10 Hz full-scale sinusoid signal and a slope signal, the ADC saves 24.5% and 24.45% loading phase energy in average, respectively. Further, given a 41.5 Hz full-scale sinusoid signal, the proposed ADC exhibits 11.76 effective number of bit (ENOB) and 86.5 dB spur-free dynamic range (SFDR) at 10k Hz sample rate.
机译:本文提出了一种新颖的两步加载技术,以减少在预测中使用预测算法时模数转换器(ADC)加载相位的能耗。通过按时间顺序加载初始猜测码的逻辑1和逻辑0,所提出的技术可以在质量上减少电容器顶板和底板之间的电荷变化。因此,部分地节省了加载阶段产生的能量。此外,为了验证所提出的方法,在0.13μmCMOS工艺中采用0.6 V电源设计了12位基于Vcm的预测逐次逼近寄存器(SAR)ADC,该ADC预测较高的7位。在给定完整的ECG信号的情况下,ADC的负载相位能量平均降低了24.76%。给定10 Hz的满量程正弦信号和斜率信号,ADC分别平均节省了24.5%和24.45%的负载相位能量。此外,在给定41.5 Hz满量程正弦信号的情况下,拟议的ADC在10k Hz采样速率下具有11.76的有效位数(ENOB)和86.5 dB的无杂散动态范围(SFDR)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号