...
首页> 外文期刊>Journal of VLSI signal processing systems >Turbo Product Code Decoder Without Interleaving Resource: From Parallelism Exploration to High Efficiency Architecture
【24h】

Turbo Product Code Decoder Without Interleaving Resource: From Parallelism Exploration to High Efficiency Architecture

机译:无需交叉资源的Turbo产品代码解码器:从并行探索到高效架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This article proposes to explore parallelism in Turbo-Product Code (TPC) decoding through a parallelism level classification and characterization. From this design space exploration, an innovative TPC decoder architecture without any interleaving resource is presented. This architecture includes a fully-parallel SISO decoder capable of processing n symbols in one clock period. Syntheses results show the better efficiency of such an architecture compared with existing solutions. Considering a six-iteration turbo decoder of a BCH(32,26)~2 product code, synthesized in 90 nm CMOS technology, 10 Gb/s can be achieved with an area of 600 Kgates. Moreover, a second architecture enhancing parallelism rate is described. The throughput is 50 Gb/s while an area estimation gives 2.2 Mgates. Finally, comparisons with existing TPC decoders and existing LDPC decoders are performed. They validate the potential of proposed TPC decoder for Gb/s optical fiber transmission systems.
机译:本文建议通过并行度级别分类和表征来探索Turbo-Product Code(TPC)解码中的并行度。通过这种设计空间探索,提出了一种无需任何交错资源的创新TPC解码器架构。该架构包括一个完全并行的SISO解码器,能够在一个时钟周期内处理n个符号。综合结果表明,与现有解决方案相比,这种架构的效率更高。考虑到采用90 nm CMOS技术合成的BCH(32,26)〜2产品代码的六迭代Turbo解码器,可以在600 Kgates的情况下实现10 Gb / s。此外,描述了提高并行度的第二架构。吞吐量为50 Gb / s,而面积估计为2.2 Mgate。最后,与现有的TPC解码器和现有的LDPC解码器进行比较。他们验证了建议的TPC解码器在Gb / s光纤传输系统中的潜力。

著录项

  • 来源
    《Journal of VLSI signal processing systems》 |2011年第1期|p.17-29|共13页
  • 作者单位

    Institut TELECOM, TELECOM Bretagne, CNRS Lab-STICC, UMR 3192, Universite Europeenne de Bretagne, Technopole Brest-Iroise,83818-29238 Brest Cedex 3, France;

    Institut TELECOM, TELECOM Bretagne, CNRS Lab-STICC, UMR 3192, Universite Europeenne de Bretagne, Technopole Brest-Iroise,83818-29238 Brest Cedex 3, France;

    Institut TELECOM, TELECOM Bretagne, CNRS Lab-STICC, UMR 3192, Universite Europeenne de Bretagne, Technopole Brest-Iroise,83818-29238 Brest Cedex 3, France;

    Institut TELECOM, TELECOM Bretagne, CNRS Lab-STICC, UMR 3192, Universite Europeenne de Bretagne, Technopole Brest-Iroise,83818-29238 Brest Cedex 3, France;

    Institut TELECOM, TELECOM Bretagne, CNRS Lab-STICC, UMR 3192, Universite Europeenne de Bretagne, Technopole Brest-Iroise,83818-29238 Brest Cedex 3, France;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    tpc decoding; parallelism exploration; ultra-high-speed integrated circuits;

    机译:tpc解码;并行探索;超高速集成电路;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号