首页> 外文期刊>Journal of Real-Time Image Processing >Stereo vision architecture for heterogeneous systems-on-chip
【24h】

Stereo vision architecture for heterogeneous systems-on-chip

机译:用于异构系统的立体视觉架构

获取原文
获取原文并翻译 | 示例
       

摘要

Stereo vision is a crucial operation in state-of-the-art computer vision applications. Several efficient algorithms have been recently proposed either to increase the quality of the produced disparity maps or to reach higher computational speed, or both. Among them, hardware-oriented algorithms are desirable when the main objective is including stereo vision in portable consumer electronic and multimedia systems. Modern FPGA-based platforms allow all-programmable heterogeneous embedded systems to be realized as SoCs and they are certainly appropriate also to implement stereo vision. This paper proposes a novel stereo vision algorithm and a specific implementation suitable for heterogeneous SoC FPGA-based embedded systems. A complete embedded system design is also demonstrated using the Xilinx Zynq-7000 SoCs device family. The novel algorithm has been characterized in terms of accuracy by referring to the benchmark sets Middlebury and Kitti. When 640 x 480 8-bit greyscale stereo pairs are processed, the fastest prototype, realized within the XC7Z020 and the XC7Z045 device, respectively, exhibits an 81 and 101 fps frame rate. Conversely, the cheapest implementation occupies only 52691 LUTs, 59715 FFs, 93 DSPs, 40 BRAM18k and 6 BRAM36k memory blocks. In comparison to several counterparts existing in literature, the novel algorithm can achieve higher accuracies, and makes the proposed complete system design able to reach the most favourable accuracy/performance trade-off.
机译:立体声愿景是最先进的计算机视觉应用中的重要操作。最近已经提出了几种高效的算法来提高产生的差异图的质量或达到更高的计算速度,或两者。其中,当主要目标包括在便携式消费电子和多媒体系统中的立体声视觉时,所需的硬件取向算法是期望的。现代FPGA的平台允许全体可编程的异构嵌入式系统实现为SOC,并且当然是合适的,也可以实现立体声视觉。本文提出了一种新型立体视觉算法和适用于基于异构SoC FPGA的嵌入式系统的特定实现。还使用Xilinx Zynq-7000 SoC设备系列进行了完整的嵌入式系统设计。通过参考基准组的嗜好和基蒂的精度表征了新颖的算法。当处理640 x 480 8位灰度立体声对时,分别在XC7Z020和XC7Z045器件内实现最快的原型,呈现81和101 FPS帧速率。相反,最便宜的实现仅占52691 LUT,59715 FF,93 DSP,40 BRAM18K和6 BRAM36K内存块。与文献中存在的几个对应物相比,新颖的算法可以实现更高的准确性,并使得提出的完整系统设计能够达到最有利的准确性/性能权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号