首页> 外文期刊>Integration >Design of a real-time face detection architecture for heterogeneous systems-on-chips
【24h】

Design of a real-time face detection architecture for heterogeneous systems-on-chips

机译:用于异构系统的实时脸部检测架构设计

获取原文
获取原文并翻译 | 示例
           

摘要

Object detection represents one of the most important and challenging task in computer vision applications. Boosting-based approaches deal with computational intensive operations and they involve several sequential tasks that make very difficult developing hardware implementations with high parallelism level. This work presents a new hardware architecture able to perform object detection based on a cascade classifier in real-time and resource-constrained systems. As case study, the proposed architecture has been tailored to accomplish the face detection task and integrated within a complete heterogeneous embedded system based on a Xilinx Zynq-7000 FPGA-based System-on-Chip. Experimental results show that, thanks to the proposed parallel processing scheme and the runtime adaptable strategy to slide sub-windows across the input image, the novel design achieves a frame rate up to 125fps for the QVGA resolution, thus significantly outperforming previous works. Such a performance is obtained by using less than 10% of on-chip available logic resources with a power consumption of 377 mW at the 100 MHz clock frequency.
机译:对象检测代表计算机视觉应用中最重要和最具挑战性的任务之一。基于促进的方法处理计算密集型操作,它们涉及几种顺序任务,这些任务使得具有高行平行级别的硬件实现非常困难。这项工作介绍了一种新的硬件架构,能够基于实时和资源约束系统中基于级联分类器执行对象检测的对象检测。如案例研究,所提出的架构已经量身定制以完成面部检测任务,并基于基于Xilinx Zynq-7000 FPGA的片上的完整异构嵌入式系统内集成。实验结果表明,由于所提出的并行处理方案和运行时可适应策略在输入图像上滑动子窗口,这设计实现了QVGA分辨率高达125fps的帧速率,从而显着优于上一个工作。通过使用少于10%的片上可用逻辑资源获得这种性能,在100 MHz时钟频率下使用377 MW的功耗为377 MW。

著录项

  • 来源
    《Integration》 |2020年第9期|1-10|共10页
  • 作者单位

    Univ Calabria Dept Informat Modeling Elect & Syst Engn I-87036 Arcavacata Di Rende Italy;

    Univ Calabria Dept Mech Energy & Management Engn I-87036 Arcavacata Di Rende Italy;

    Univ Calabria Dept Informat Modeling Elect & Syst Engn I-87036 Arcavacata Di Rende Italy;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Integral images; Face detection; Image processing; FPGA;

    机译:积分图像;面部检测;图像处理;FPGA;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号