首页> 外文期刊>Journal of Real-Time Image Processing >Designing a novel high-performance FPGA architecture for data intensive applications
【24h】

Designing a novel high-performance FPGA architecture for data intensive applications

机译:为数据密集型应用设计新颖的高性能FPGA架构

获取原文
获取原文并翻译 | 示例
           

摘要

A wide variety of real-time applications (e.g. multimedia, communication, etc.) require implementations that meet tight timing constraints. This work introduces novel high-performance FPGA architecture capable of implementing efficiently any time critical application. The fundamental contribution of the proposed reconfigurable architecture is the design of a highly efficient (performance and power consumption) interconnection structure, taking into consideration the statistical and spatial data extracted from applications, which are implemented on Virtex FPGAs. The derived architecture is software-supported by the MEANDER design framework. Using a number of realtime applications, extensive comparison study in terms of several design parameters proves the effectiveness of the proposed architecture against to Virtex one. More specifically, the proposed architecture achieves performance improvement and power savings up to 20 and 16%, respectively. Moreover, compared to a Virtex architecture with same power budget, our architecture achieves performance improvement by 42%.
机译:各种各样的实时应用(例如,多媒体,通信等)需要满足严格的时序约束的实现。这项工作介绍了能够在任何时间紧迫的应用中有效实施的新型高性能FPGA体系结构。所提出的可重构体系结构的基本贡献是设计了一种高效的(性能和功耗)互连结构,其中考虑了从应用程序中提取的统计数据和空间数据,这些数据是在Virtex FPGA上实现的。派生的体系结构由MEANDER设计框架提供软件支持。使用许多实时应用程序,在几个设计参数方面进行了广泛的比较研究,证明了所提出的体系结构相对于Virtex是有效的。更具体地说,提出的体系结构分别实现了高达20%和16%的性能改进和节能。此外,与具有相同功率预算的Virtex架构相比,我们的架构将性能提高了42%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号