首页> 外文期刊>Journal of Real-Time Image Processing >FPGA-based low-complexity high-throughput real-time hardware accelerator for robust watermarking
【24h】

FPGA-based low-complexity high-throughput real-time hardware accelerator for robust watermarking

机译:基于FPGA的低复杂度高吞吐量实时硬件加速器,可实现强大的水印

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an FPGA-based hardware accelerator for robust watermarking. By applying some novel transformation techniques, the DCT/IDCT algorithm is simplified in a hardware-friendly way by replacing the original complex multiplication/division and nonlinear function (cosine function) with addition and shift operations. Moreover, the architecture of this real-time accelerator is proposed with pipeline technique to improve throughput and hardware efficiency. The entire design is implemented on FPGA, which achieves up to 3.2 GBps (Giga Bytes per second) throughput. Finally, the experimental results show that the proposed accelerator has good performance.
机译:本文提出了一种基于FPGA的硬件加速器,用于鲁棒的水印。通过应用一些新颖的转换技术,以硬件友好的方式简化了DCT / IDCT算法,方法是将原来的复杂乘法/除法运算和非线性函数(余弦函数)替换为加法和移位运算。此外,通过管道技术提出了这种实时加速器的体系结构,以提高吞吐量和硬件效率。整个设计在FPGA上实现,可实现高达3.2 GBps(千兆字节每秒)的吞吐量。最后,实验结果表明所提出的加速器具有良好的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号