...
首页> 外文期刊>Journal of Electronic Testing >Experimental Results of Testing a BIST Σ–Δ ADC on the HOY Wireless Test Platform
【24h】

Experimental Results of Testing a BIST Σ–Δ ADC on the HOY Wireless Test Platform

机译:在HOY无线测试平台上测试BISTΣ-ΔADC的实验结果

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

High pin count packaging and 3D IC technology make testing such advanced ICs more and more difficult and expensive. The HOY wireless test platform provides an alternative and cost-effective test solution to address the poor accessibility and high test cost issues. The key idea is implementing a low-cost and short-distance wireless transceiver on chip so that all test instructions and data can be transmitted without physical access. Due to the limited wireless bandwidth, all modules in the device under test (DUT) are preferred to have some built-in self-test (BIST) features. Prior works successfully demonstrated that DUTs with memory and digital circuits can be tested on the low-cost wireless test platform. However, there is no example to show if it is also possible to test the DUT embedded with analog circuits on the HOY test platform. This paper demonstrates the first system-level integration including hardware and software for testing a fully-integrated BIST ADC on the HOY wireless test platform. The DUT chip fabricated in 0.18-μm CMOS consists of a second-order Σ–Δ ADC under test (AUT) and the BIST circuitry. The AUT design employs the decorrelating design-for-digital-testability (D3T) scheme to make itself digitally testable. The BIST design is based on the modified controlled sine wave fitting (CSWF) method. The required BIST circuits are purely digital and as small as 9.9k gates. The gate count of the HOY test wrapper is less than 1k. Experimental results obtained by the HOY wireless test platform show that the AUT achieves a dynamic range of 85.1 dB and a peak SNDR of 78.6 dB. The wireless test results show good agreement with those acquired by conventional analog tests.
机译:高引脚数封装和3D IC技术使测试此类高级IC变得越来越困难和昂贵。 HOY无线测试平台提供了一种替代且经济高效的测试解决方案,以解决可访问性差和测试成本高的问题。关键思想是在芯片上实现低成本,短距离无线收发器,以便无需物理访问即可传输所有测试指令和数据。由于有限的无线带宽,被测设备(DUT)中的所有模块最好都具有一些内置的自测(BIST)功能。先前的工作成功地证明了带有存储器和数字电路的DUT可以在低成本无线测试平台上进行测试。但是,没有示例显示是否还可以在HOY测试平台上测试嵌入有模拟电路的DUT。本文演示了第一个系统级集成,包括用于在HOY无线测试平台上测试完全集成的BIST ADC的硬件和软件。用0.18μmCMOS制成的DUT芯片由一个二阶Σ-Δ被测ADC(AUT)和BIST电路组成。 AUT设计采用了去相关的数字可测试性设计(D3 T)方案,以使其自身具有数字可测试性。 BIST设计基于改进的受控正弦波拟合(CSWF)方法。所需的BIST电路是纯数字的,并且门只有9.9k。 HOY测试包装器的门数少于1k。 HOY无线测试平台获得的实验结果表明,AUT的动态范围为85.1 dB,峰值SNDR为78.6 dB。无线测试结果与常规模拟测试的结果吻合良好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号