首页> 外文期刊>International journal of electronics >A new wave-pipelining methodology: wave component sampling method
【24h】

A new wave-pipelining methodology: wave component sampling method

机译:一种新的流水线方法:波分量采样方法

获取原文
获取原文并翻译 | 示例
           

摘要

In this article, a new wave-pipelining methodology named wave component sampling method, is proposed. In this method, only the component of a wave, whose maximum and minimum delay difference exceeds the tolerable value, is sampled, and the other components continue to propagate through the circuit. Therefore, the total number of registers required for synchronisation decreases significantly. For demonstrating the effectiveness of the proposed method, it is applied to 8 × 8 bit carry save adder multiplier using 90 nm CMOS technology. Monte Carlo and corner simulation results show that 8 × 8 bit multiplier can operate at a speed of 3.70 GHz, using only 70 latches. Comparing with the mesochronous pipelining scheme, the number of the registers is decreased by 41% and the total power consumption of the chip is also decreased by 8.3% without any performance loss.
机译:本文提出了一种新的流水线方法,称为波分量采样法。在这种方法中,仅对最大和最小延迟差超过可容忍值的波分量进行采样,而其他分量则继续在电路中传播。因此,同步所需的寄存器总数大大减少。为了证明该方法的有效性,将其应用于使用90 nm CMOS技术的8×8位进位保存加法器。蒙特卡洛和转角模拟结果表明,仅使用70个锁存器,8×8位乘法器就可以以3.70 GHz的速度运行。与同步流水线方案相比,寄存器的数量减少了41%,芯片的总功耗也减少了8.3%,而没有任何性能损失。

著录项

  • 来源
    《International journal of electronics》 |2014年第6期|585-604|共20页
  • 作者

    Refik Sever; Murat Askar;

  • 作者单位

    Department of Electrical and Electronics Engineering, Akdeniz University, Dumlupinar Bulvari, Antalya, 07058 Turkey,Department of Electrical and Electronics Engineering, Middle East Technical University, Ankara, Turkey;

    Department of Electronics and Communications Engineering, Izmir University of Economics, Sakarya Cad. No: 156, 35330, Balcova, Izmir, Turkey,Department of Electrical and Electronics Engineering, Middle East Technical University, Ankara, Turkey;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    wave-pipelining; high performance multiplier; digital electronics; pipeline processing; very large scale integrated circuits;

    机译:波流水线高性能乘法器;数字电子;管道处理;超大规模集成电路;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号