首页> 外文期刊>International journal of electronics >Fractional-N phase-locked loop for split and direct automatic frequency control in A-GPS
【24h】

Fractional-N phase-locked loop for split and direct automatic frequency control in A-GPS

机译:小数N分频锁相环,用于A-GPS中的分频和直接自动频率控制

获取原文
获取原文并翻译 | 示例
           

摘要

A low-power mixed-signal phase-locked loop (PLL) is modelled and designed for the DigRF interface between the RF chip and the modem chip. An assisted-GPS or A-GPS multi-standard system includes the DigRF interface and uses the split automatic frequency control (AFC) technique. The PLL circuitry uses the direct AFC technique and is based on the fractional-N architecture using a digital delta-sigma modulator along with a digital counter, fulfilling simple ultra-high-resolution AFC with robust digital circuitry and its timing. Relative to the output frequency, the measured AFC resolution or accuracy is 5 parts per billion (ppb) or on the order of a Hertz. The cycle-to-cycle rms jitter is 6ps and the typical settling time is 30s. A spur reduction technique is adopted and implemented as well, demonstrating spur reduction without employing dithering. The proposed PLL includes a low-leakage phase-frequency detector, a low-drop-out regulator, power-on-reset circuitry and precharge circuitry. The PLL is implemented in a 90-nm CMOS process technology with 1.2V single supply. The overall PLL draws about 1.1mA from the supply.
机译:针对RF芯片和调制解调器芯片之间的DigRF接口,对低功耗混合信号锁相环(PLL)进行了建模和设计。辅助GPS或A-GPS多标准系统包括DigRF接口,并使用分离式自动频率控制(AFC)技术。 PLL电路使用直接AFC技术,并基于分数N架构,该架构使用数字delta-sigma调制器以及数字计数器,可实现具有鲁棒数字电路及其时序的简单超高分辨率AFC。相对于输出频率,测得的AFC分辨率或精度为<十亿分之5(ppb)或赫兹量级。周期间均方根抖动<6ps,典型建立时间<30s。还采用并实施了减少杂散的技术,该方法在不采用抖动的情况下证明了减少杂散。拟议的PLL包括一个低泄漏相位频率检测器,一个低压降稳压器,上电复位电路和预充电电路。 PLL采用具有1.2V单电源的90nm CMOS工艺技术实现。整个PLL从电源汲取约1.1mA的电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号