首页> 外文期刊>International journal of circuit theory and applications >A power-performance tunable logic with adjustable threshold pseudo-dynamic building blocks and CMOS compatibility
【24h】

A power-performance tunable logic with adjustable threshold pseudo-dynamic building blocks and CMOS compatibility

机译:具有可调阈值伪动态构建模块和CMOS兼容性的功率性能可调逻辑

获取原文
获取原文并翻译 | 示例
       

摘要

The continued downscaling of CMOS technology has resulted in very high performance devices, but power dissipation is a limiting factor on this way. Power and performance of a device are dependent on process, temperature, and workload variation that makes it impossible to find a single power optimal design. As a result, adaptive power and performance adjustment techniques emerged as attractive methods to improve the effective power efficiency of a device in modern design approaches. Focusing on this issue, in this paper, a novel logic family is proposed that enables tuning the transistor's effective threshold voltage after fabrication for higher speed or lower power. This method along with dynamic voltage scaling allows simultaneous optimization of static and dynamic power based on the workload requirement. The externally static topology of the proposed logic makes it possible to replace static circuits without requiring significant changes in the system. Experimental results obtained using 90-nm CMOS standard technology show that the proposed logic improves the average power-delay product by about 40% for the attempted benchmarks.
机译:CMOS技术的不断缩小规模导致了非常高性能的设备,但是功耗是这种方式的限制因素。设备的功率和性能取决于过程,温度和工作负载的变化,这使得不可能找到单个功率最佳设计。结果,在现代设计方法中,自适应功率和性能调整技术作为提高设备有效功率效率的有吸引力的方法出现了。针对这个问题,在本文中,提出了一种新颖的逻辑系列,该系列能够在制造后调节晶体管的有效阈值电压,以获得更高的速度或更低的功率。这种方法与动态电压缩放功能一起,可根据工作量要求同时优化静态和动态功率。所提出的逻辑的外部静态拓扑结构使得替换静态电路成为可能,而无需在系统中进行重大更改。使用90纳米CMOS标准技术获得的实验结果表明,对于尝试的基准测试,所提出的逻辑将平均功率延迟乘积提高了约40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号