首页> 外文期刊>Integration >A high performance MQ encoder architecture in JPEG2000
【24h】

A high performance MQ encoder architecture in JPEG2000

机译:JPEG2000中的高性能MQ编码器体系结构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, a novel architecture for an MQ arithmetic coder with high throughput is proposed. The architecture can process two symbols in parallel. The main characteristics are eight process elements for the prediction of probability interval A, the combination of calculation units for the code register C with the Byteout&Flush procedure, and the use of a dedicated probability estimation table to decrease the internal memory. From FPGA synthesis results, the architecture's throughput can reach 96.60 M context symbols per second with an internal memory size of 1509 bits, which is comparable to that of other architectures and suitable for chip implementation.
机译:本文提出了一种具有高吞吐量的MQ算术编码器的新颖体系结构。该体系结构可以并行处理两个符号。主要特征是用于预测概率间隔A的八个过程元素,用于代码寄存器C的计算单元与Byteout&Flush程序的组合以及使用专用的概率估计表来减少内部存储器的功能。根据FPGA综合结果,该架构的吞吐量可以达到每秒96.60 M个上下文符号,其内部存储器大小为1509位,与其他架构的吞吐量相当,并且适合芯片实现。

著录项

  • 来源
    《Integration》 |2010年第3期|p.305-317|共13页
  • 作者单位

    School of Computer Science and Technology, Xidian University, Xi'an 710071, China;

    National Key Laboratory of Integrated Service Networks, Xidian University, Xi'an 710071, China;

    National Key Laboratory of Integrated Service Networks, Xidian University, Xi'an 710071, China;

    School of Computer Science and Technology, Xidian University, Xi'an 710071, China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    MQ encoder; process elements;

    机译:MQ编码器;过程要素;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号