首页> 外文期刊>Integration >Optimizing scrubbing by netlist analysis for FPGA configuration bit classification and floorplanning
【24h】

Optimizing scrubbing by netlist analysis for FPGA configuration bit classification and floorplanning

机译:通过网表分析优化清理,以进行FPGA配置位分类和布局规划

获取原文
获取原文并翻译 | 示例
           

摘要

Existing scrubbing techniques for SEU mitigation on FPGAs do not guarantee an error-free operation after SEU recovering if the affected configuration bits do belong to feedback loops of the implemented circuits. In this paper, we a) provide a netlist-based circuit analysis technique to distinguish so-called critical configuration bits from essential bits in order to identify configuration bits which will need also state-restoring actions after a recovered SEU and which not. Furthermore, b) an alternative classification approach using fault injection is developed in order to compare both classification techniques. Moreover, c) we will propose a floorplanning approach for reducing the effective number of scrubbed frames and d), experimental results will give evidence that our optimization methodology not only allows to detect errors earlier but also to minimize the Mean-Time To-Repair (MTTR) of a circuit considerably. In particular, we show that by using our approach, the MTTR for datapath-intensive circuits can be reduced by up to 48.5% in comparison to standard approaches.
机译:如果受影响的配置位确实属于已实现电路的反馈环路,则用于FPGA上SEU缓解的现有清理技术不能保证SEU恢复后的无错误操作。在本文中,我们a)提供了一种基于网表的电路分析技术,以将所谓的关键配置位与基本位区分开,以识别配置位,这些位在恢复SEU之后也需要状态恢复操作,而不需要。此外,为了比较两种分类技术,开发了一种使用故障注入的替代分类方法。此外,c)我们将提出一种布局规划方法,以减少经清理的帧的有效数量; d),实验结果将证明我们的优化方法不仅可以提早发现错误,而且还可以最大程度地减少平均维修时间( MTTR)。特别是,我们表明,与标准方法相比,通过使用我们的方法,数据路径密集型电路的MTTR最多可以降低48.5%。

著录项

  • 来源
    《Integration》 |2017年第9期|98-108|共11页
  • 作者单位

    Friedrich Alexander Univ Erlangen Nurnberg FAU, Dept Comp Sci, Hardware Software Co Design, Cauerstr 11, D-91058 Erlangen, Germany;

    Friedrich Alexander Univ Erlangen Nurnberg FAU, Dept Comp Sci, Hardware Software Co Design, Cauerstr 11, D-91058 Erlangen, Germany;

    Friedrich Alexander Univ Erlangen Nurnberg FAU, Dept Comp Sci, Hardware Software Co Design, Cauerstr 11, D-91058 Erlangen, Germany;

    Friedrich Alexander Univ Erlangen Nurnberg FAU, Dept Comp Sci, Hardware Software Co Design, Cauerstr 11, D-91058 Erlangen, Germany;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Single Event Upsets; FPGA scrubbing; Configuration bit partitioning; Floorplanning; Fault injection;

    机译:单个事件失败;FPGA清理;配置位分区;地板规划;故障注入;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号