...
首页> 外文期刊>IETE Technical Review >VHDL Modeling and FPGA based Implementation of a Memory Efficient Huffman Decoder
【24h】

VHDL Modeling and FPGA based Implementation of a Memory Efficient Huffman Decoder

机译:基于VHDL建模和FPGA的高效存储霍夫曼解码器的实现

获取原文
获取原文并翻译 | 示例
           

摘要

Very High Speed Hardware Description language (VHDL) based modeling of a memory efficient Huffman Decoder using two-bit clustering technique and Field Programmable Gate Array (FPGA) based implementation are presented here. The two-bit clustering technique not only improves memory efficiency but also helps in reducing symbol search time. For an experimental video data with Huffman codes for 32 symbols extended up to 13 bits, the entire memory space is shown to be reduced to a mere 52 words as compared to a normal 2~(13) = 8192 words i.e., an improvement in efficiency from 0,39% to 61.5%. The hardware design and rigorous logic and timing simulation have been carried out with the help of High level design and gate level tools. The technology independent nature of VHDL modeling helps in the realization of the design into any technology. The design and implementation has all the inherent advantages of FPGA and has applications in areas where data compression is desirable such as HDTV etc.
机译:此处介绍了使用两位簇技术和基于现场可编程门阵列(FPGA)的内存高效霍夫曼解码器的基于超高速硬件描述语言(VHDL)的建模。两位群集技术不仅可以提高存储效率,而且有助于减少符号搜索时间。对于具有扩展到13位的32个符号的霍夫曼码的实验视频数据,与普通的2〜(13)= 8192个字相比,整个存储空间显示减少到只有52个字,即提高了效率从0.39%到61.5%。借助于高级设计和门级工具,已经进行了硬件设计以及严格的逻辑和时序仿真。 VHDL建模的技术独立性有助于在任何技术中实现设计。该设计和实现具有FPGA的所有固有优势,并且可用于需要数据压缩的领域,例如HDTV等。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号