首页> 外文期刊>IEICE Transactions on Information and Systems >A Hybrid Photonic Burst-Switched Interconnection Network for Large-Scale Manycore System
【24h】

A Hybrid Photonic Burst-Switched Interconnection Network for Large-Scale Manycore System

机译:大规模Manycore系统的混合光子突发交换互连网络

获取原文
获取原文并翻译 | 示例
           

摘要

With the trend towards increasing number of cores, for example, 1000 cores, interconnection network in manycore chips has become the critical bottleneck for providing communication infrastructures among on-chip cores as well as to off-chip memory. However, conventional on-chip mesh topologies do not scale up well because remote cores are generally separated by too many hops due to the small-radix routers within these networks. Moreover, projected scaling of electrical processor-memory network appears unlikely to meet the enormous demand for memory bandwidth while satisfying stringent power budget. Fortunately, recent advances in 3D integration technology and silicon photonics have provided potential solutions to these challenges. In this paper, we propose a hybrid photonic burst-switched interconnection network for large-scale manycore processors. We embed an electric low-diameter flattened butterfly into 3D stacking layers using integer linear programming, which results in a scalable low-latency network for inter-core packets exchange. Furthermore, we use photonic burst switching (PBS) for processor-memory network. PBS is an adaptation of optical burst switching for chip-scale communication, which can significantly improve the power efficiency by leveraging sub-wavelength, bandwidth-efficient optical switching. Using our physically-accurate network-level simulation environment, we examined the system feasibility and performances. Simulation results show that our hybrid network achieves up to 25% of network latency reduction and up to 6 times energy savings, compared to conventional on-chip mesh network and optical circuit-switched memory access scheme.
机译:随着内核数量增加的趋势,例如1000个内核,许多内核芯片中的互连网络已成为在片上内核之间以及向片外存储器提供通信基础结构的关键瓶颈。但是,常规的片上网状拓扑结构无法很好地扩展,因为由于这些网络中的小基数路由器,远程核心通常之间的跳数过多。此外,在满足严格的功率预算的同时,电气存储器网络的预计扩展规模似乎不可能满足对存储器带宽的巨大需求。幸运的是,3D集成技术和硅光子学的最新进展为这些挑战提供了潜在的解决方案。在本文中,我们提出了一种用于大规模多核处理器的混合光子突发交换互连网络。我们使用整数线性编程将低直径的扁平蝴蝶嵌入3D堆叠层中,从而形成了可扩展的低延迟网络,以进行内核间数据包交换。此外,我们将光子突发切换(PBS)用于处理器内存网络。 PBS是用于芯片级通信的光突发交换的一种改编,可通过利用亚波长,带宽有效的光交换来显着提高功率效率。使用我们物理上精确的网络级仿真环境,我们检查了系统的可行性和性能。仿真结果表明,与传统的片上网状网络和光电路交换存储器访问方案相比,我们的混合网络最多可减少25%的网络延迟,并节省多达6倍的能源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号