首页> 外文期刊>IEICE Transactions on Information and Systems >On Detecting Delay Faults Using Time-to-Digital Converter Embedded in Boundary Scan
【24h】

On Detecting Delay Faults Using Time-to-Digital Converter Embedded in Boundary Scan

机译:关于使用边界扫描中嵌入的时间数字转换器检测延迟故障的信息

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a method for testing delay faults using a boundary scan circuit in which a time-to-digital converter (TDC) is embedded. The incoming transitions from the other cores or chips are captured at the boundary scan circuit. The TDC circuit is modified to set the initial value for a delay line through which the transition is propagated. The condition for measuring timing slacks of two or more paths is also investigated since the overlap of the signals may occur in the delay line of the TDC in our boundary scan circuit. An experimental IC with the TDC and boundary scan is fabricated and is measured to estimate the delay of some paths measured by the TDC embedded in boundary scan cells. The simulation results for a benchmark circuit with the boundary scan circuit are also shown for the case that timing slacks of multiple paths can be observed even if the signals overlap in the TDC.
机译:本文提出了一种使用边界扫描电路测试延迟故障的方法,其中嵌入了时间数字转换器(TDC)。来自其他内核或芯片的输入跃迁在边界扫描电路中捕获。修改TDC电路以设置用于传播过渡的延迟线的初始值。由于信号的重叠可能出现在我们边界扫描电路中TDC的延迟线上,因此还研究了测量两条或更多路径的时序松弛的条件。制作了带有TDC和边界扫描的实验性IC,并对其进行了测量,以估计由嵌入边界扫描单元中的TDC测量的某些路径的延迟。甚至在信号在TDC中重叠的情况下也可以观察到多路径的时序松弛的情况下,还显示了具有边界扫描电路的基准电路的仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号