首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Design Method For Numerical Function Generators Using Recursive Segmentation And Evbdds
【24h】

Design Method For Numerical Function Generators Using Recursive Segmentation And Evbdds

机译:基于递归分段和Evbdds的数值函数发生器的设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

Numerical function generators (NFGs) realize arithmetic functions, such as e~x, sin(πx), and x~(1/2), in hardware. They are used in applications where high-speed is essential, such as in digital signal or graphics applications. We introduce the edge-valued binary decision diagram (EVBDD) as a means of reducing the delay and memory requirements in NFGs. We also introduce a recursive segmentation algorithm, which divides the domain of the function to be realized into segments, where the given function is realized as a polynomial. This design reduces the size of the multiplier needed and thus reduces delay. It is also shown that an adder can be replaced by a set of 2-input AND gates, further reducing delay. We compare our results to NFGs designed with multi-terminal BDDs (MTBDDs). We show that EVBDDs yield a design that has, on the average, only 39% of the memory and 58% of the delay of NFGs designed using MTBDDs.
机译:数值函数生成器(NFG)在硬件中实现算术函数,例如e〜x,sin(πx)和x〜(1/2)。它们用于需要高速的应用中,例如数字信号或图形应用中。我们介绍了边值二进制决策图(EVBDD),以减少NFG中的延迟和内存需求。我们还介绍了一种递归分段算法,该算法将要实现的函数的域划分为多个段,其中给定的函数被实现为多项式。这种设计减小了所需乘法器的尺寸,从而减少了延迟。还显示了加法器可以由一组2输入与门代替,从而进一步减少了延迟。我们将我们的结果与采用多末端BDD(MTBDD)设计的NFG进行比较。我们表明,EVBDD产生的设计平均仅具有使用MTBDD设计的NFG的39%的内存和58%的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号