...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Practical Redundant-Via Insertion Method Considering Manufacturing Variability and Reliability
【24h】

Practical Redundant-Via Insertion Method Considering Manufacturing Variability and Reliability

机译:考虑制造变异性和可靠性的实用冗余通孔插入方法

获取原文
获取原文并翻译 | 示例

摘要

As the integrated circuit technology has undergone continuous downscaling to improve the LSI performance and reduce chip size, design for manufacturability (DFM) and design for yield (DFY) have become very important. As one of the DFM/DFY methods, a redundant via insertion technique uses as many vias as possible to connect the metal wires between different layers. In this paper, we focus on redundant vias and propose an effective redundant via insertion method for practical use to address the manufacturing variability and reliability concerns. First, the results of statistical analysis for via resistance and via capacitance in some real physical layouts are shown, and the impact on circuit delay of the resistance variation of vias caused by manufacturing variability is clarified. Then, the valuation functions of delay variation, electro-migration (EM), and stress-migration (SM) are defined and a practical method concerning redundant via insertion is proposed. Experimental results show that LSI with redundant vias inserted by our method robust against manufacturing variability and reliability problems.
机译:随着集成电路技术不断缩小规模以提高LSI性能并减小芯片尺寸,可制造性(DFM)设计和成品率(DFY)设计变得非常重要。作为DFM / DFY方法之一,冗余通孔插入技术使用尽可能多的通孔在不同层之间连接金属线。在本文中,我们将重点放在冗余通孔上,并提出一种有效的冗余通孔插入方法,以实际解决生产中的可变性和可靠性问题。首先,示出了在一些实际的物理布局中的通孔电阻和通孔电容的统计分析结果,并阐明了由制造可变性引起的通孔电阻变化对电路延迟的影响。然后,定义了时延变化,电迁移(EM)和应力迁移(SM)的评估函数,并提出了一种关于冗余通孔插入的实用方法。实验结果表明,通过我们的方法插入的带有冗余通孔的LSI能够抵抗制造变异性和可靠性问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号