...
首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Compact Architecture for ASIC and FPGA Implementation of the KASUMI Block Cipher*
【24h】

Compact Architecture for ASIC and FPGA Implementation of the KASUMI Block Cipher*

机译:KASUMI块密码的ASIC和FPGA实现的紧凑架构*

获取原文
获取原文并翻译 | 示例
           

摘要

Compact design is very important for embedded systems such as wireless sensor nodes, RFID tags and mobile devices because of their limited hardware (H/W) resources. This paper proposes a compact H/W implementation for the KASUMI block cipher, which is the 3GPP standard encryption algorithm. In [8] and [9], Yamamoto et al. proposed a method of reducing the register size for the MISTY1 FO function (YYI-08), and implemented very compact MISTY1 H/W. In this paper we aim to implement the smallest KASUMI H/W to date by applying a YYI-08 configuration to KASUMI, whose FO function has a similar structure to that of MISTY 1. However, we discovered that straightforward application of YYI-08 raises problems. We therefore propose a new YYI-08 configuration improved for KASUMI and the compact H/W architecture. The new YYI-08 configuration consists of new FL function calculation schemes and a suitable calculation order. According to our logic synthesis on a 0.1 l-/jm ASIC process, the gate size is 2.99 K gates, which, to our knowledge, is the smallest to date.
机译:紧凑的设计对诸如无线传感器节点,RFID标签和移动设备之类的嵌入式系统非常重要,因为它们的硬件(H / W)资源有限。本文为KASUMI分组密码提出了一种紧凑的硬件实现,这是3GPP标准加密算法。在[8]和[9]中,Yamamoto等人。提出了一种减小MISTY1 FO功能(YYI-08)的寄存器大小的方法,并实现了非常紧凑的MISTY1 H / W。本文旨在通过将YYI-08配置应用于KASUMI来实现迄今为止最小的KASUMI H / W,其FO功能与MISTY 1具有相似的结构。但是,我们发现YYI-08的直接应用引起了人们的注意问题。因此,我们提出了一种针对KASUMI和紧凑型硬件架构改进的YYI-08新配置。新的YYI-08配置包含新的FL函数计算方案和合适的计算顺序。根据我们在0.1 l- / jm ASIC工艺上的逻辑综合,门的大小为2.99 K门,据我们所知,这是迄今为止最小的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号