首页> 外文期刊>IEICE Transactions on Electronics >Design of a Low-Power Quaternary Flip-Flop Based on Dynamic Differential Logic
【24h】

Design of a Low-Power Quaternary Flip-Flop Based on Dynamic Differential Logic

机译:基于动态差分逻辑的低功耗四级触发器设计

获取原文
获取原文并翻译 | 示例
           

摘要

A new static storage component, a quaternary flip-flop which consists of two-bit storage elements and three four-level voltage comparators, is proposed for a high-performance multiple-valued VLSI-processor datapath. A key circuit, a differential-pair circuit (DPC), is used to realize a high-speed multi-level voltage comparator. Since PMOS cross-coupled transistors are utilized as not only active loads of the DPC-based comparator but also parts of each storage element, the critical delay path of the proposed flip-flop can be shortened. Moreover, a dynamic logic style is also used to cut steady current paths through current sources in DPCs, which results in great reduction of its power dissipation. It is evaluated with HSPICE simulation in 0.18 μm CMOS that the power dissipations of the proposed quaternary flip-flop is reduced to 50 percent in comparison with that of a corresponding binary CMOS one.
机译:针对高性能多值VLSI处理器数据路径,提出了一种新的静态存储组件,即由两位存储元件和三个四电平电压比较器组成的四元触发器。关键电路,差分对电路(DPC),用于实现高速多电平电压比较器。由于PMOS交叉耦合晶体管不仅被用作基于DPC的比较器的有源负载,而且还用作每个存储元件的一部分,因此可以缩短所提出触发器的关键延迟路径。此外,动态逻辑样式还用于切断流经DPC中电流源的稳定电流路径,从而大大降低了其功耗。通过在0.18μmCMOS中的HSPICE仿真评估,与相应的二进制CMOS相比,拟议的四进制触发器的功耗降低了50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号