首页> 外文期刊>IEICE Transactions on Electronics >The ROM Design with Half Grouping Compression Method for Chip Area and Power Consumption Reduction
【24h】

The ROM Design with Half Grouping Compression Method for Chip Area and Power Consumption Reduction

机译:半分组压缩方法的ROM设计,可减小芯片面积并降低功耗

获取原文
获取原文并翻译 | 示例
       

摘要

In memory design, the issue is smaller size and low power. Most power used in the ROM is consumed in line capacitance such as address lines, word lines, bit lines, and decoder. This paper presents ROM design of a novel HG (Half Grouping) compression method so as to reduce the parasitic capacitance of bit lines and the area of the row decoder for power consumption and chip area reduction. ROM design result of 512 point FFT block shows that the proposed method reduces 40.6% area, 42.12% power, and 37.82% transistor number respectively in comparison with the conventional method. The designed ROM with proposed method is implemented in a 0.35 μm CMOS process. It consumes 5.8 mW at 100 MHz with a single 3.3 V power supply.
机译:在存储器设计中,问题在于较小的尺寸和低功耗。 ROM中使用的大多数功率消耗在线电容中,例如地址线,字线,位线和解码器。本文提出了一种新颖的HG(半分组)压缩方法的ROM设计,以减少位线的寄生电容和行解码器的面积,从而降低功耗并减小芯片面积。 512点FFT块的ROM设计结果表明,与传统方法相比,该方法分别减少了40.6%的面积,42.12%的功耗和37.82%的晶体管数量。采用建议的方法设计的ROM在0.35μmCMOS工艺中实现。单个3.3 V电源在100 MHz时功耗为5.8 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号