...
首页> 外文期刊>IEEE Transactions on Semiconductor Manufacturing >Interconnect Characterization: Accuracy, Methodology, and Practical Considerations
【24h】

Interconnect Characterization: Accuracy, Methodology, and Practical Considerations

机译:互连特性:准确性,方法论和实际考虑

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, we present a novel methodology for fully characterizing back-end interconnect lines. The use of the proposed new hybrid resistive e-test and SEM imaging algorithm addresses several practical issues. First it overcomes the inaccuracy of back-end estimation based on full capacitive measurement due to neglecting sidewall slope. Depending on the sidewall slope, a significant error in the estimation of line width, line thickness, side line space, and ILD thickness can result. This impact is shown to increase as interconnect geometry scales down. Secondly, it accommodates the limited silicon area in test chips. Finally, in addition to systematic behavior, the methodology accurately estimates and re-produces random component to fully re-construct the behavior of the interconnects on actual Si.
机译:在本文中,我们提出了一种新颖的方法来完全表征后端互连线。建议的新型混合电阻式电子测试和SEM成像算法的使用解决了一些实际问题。首先,它克服了由于忽略侧壁斜率而导致的基于全电容测量的后端估计的不准确性。根据侧壁的斜率,可能会导致线宽,线宽,侧线空间和ILD厚度的估算出现重大误差。随着互连几何尺寸的缩小,这种影响显示出越来越大的趋势。其次,它可以容纳测试芯片中有限的硅面积。最后,除了系统行为之外,该方法还可以准确地估计并重新生成随机分量,以完全重建实际Si上互连的行为。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号